LAPSE:2023.21895
Published Article

LAPSE:2023.21895
Numerical Study of 4H-SiC UMOSFETs with Split-Gate and P+ Shielding
March 23, 2023
Abstract
In this paper, performances of a 4H-SiC UMOSFET with split gate and P+ shielding in different configurations are simulated and compared, with an emphasis on the switching characteristics and short circuit capability. A novel structure with the split gate in touch with the P+ shielding is proposed. The key design issues for 4H-SiC UMOSFETs are trench gate dielectric protection and reverse transfer capacitance Crss reduction. Based on simulation results, it is concluded that a UMOSFET with a gate structure combining split gate grounded to the trench bottom protection P+ shielding layer and a current spreading layer is achieved to yield the best compromise between conduction, switching, and short circuit performance. The split-gate design can effectively reduce Crss by shielding the coupling between the gate electrode and the drain region. The P+ shielding design not only protects the oxide at trench bottom corners but also minimizes the short channel effect due to drain-induced barrier lowing and the channel length modulation. Trade-off of the doping concentration of current spreading layer for UMOSFET is also discussed. A heavily doped current spreading layer may increase Crss and influence the switching time, even though RON,SP is reduced.
In this paper, performances of a 4H-SiC UMOSFET with split gate and P+ shielding in different configurations are simulated and compared, with an emphasis on the switching characteristics and short circuit capability. A novel structure with the split gate in touch with the P+ shielding is proposed. The key design issues for 4H-SiC UMOSFETs are trench gate dielectric protection and reverse transfer capacitance Crss reduction. Based on simulation results, it is concluded that a UMOSFET with a gate structure combining split gate grounded to the trench bottom protection P+ shielding layer and a current spreading layer is achieved to yield the best compromise between conduction, switching, and short circuit performance. The split-gate design can effectively reduce Crss by shielding the coupling between the gate electrode and the drain region. The P+ shielding design not only protects the oxide at trench bottom corners but also minimizes the short channel effect due to drain-induced barrier lowing and the channel length modulation. Trade-off of the doping concentration of current spreading layer for UMOSFET is also discussed. A heavily doped current spreading layer may increase Crss and influence the switching time, even though RON,SP is reduced.
Record ID
Keywords
current spreading layer, P+ shielding, silicon carbide, split gate, UMOSFETs
Suggested Citation
Jiang JY, Wu TL, Zhao F, Huang CF. Numerical Study of 4H-SiC UMOSFETs with Split-Gate and P+ Shielding. (2023). LAPSE:2023.21895
Author Affiliations
Jiang JY: Institute of Electronics Engineering, National Tsing Hua University, Hsinchu 30013, Taiwan
Wu TL: International College of Semiconductor Technology, National Chiao Tung University, Hsinchu 30010, Taiwan [ORCID]
Zhao F: School of Engineering and Computer Science, Washington State University, Vancouver, WA 98686, USA
Huang CF: Institute of Electronics Engineering, National Tsing Hua University, Hsinchu 30013, Taiwan
Wu TL: International College of Semiconductor Technology, National Chiao Tung University, Hsinchu 30010, Taiwan [ORCID]
Zhao F: School of Engineering and Computer Science, Washington State University, Vancouver, WA 98686, USA
Huang CF: Institute of Electronics Engineering, National Tsing Hua University, Hsinchu 30013, Taiwan
Journal Name
Energies
Volume
13
Issue
5
Article Number
E1122
Year
2020
Publication Date
2020-03-02
ISSN
1996-1073
Version Comments
Original Submission
Other Meta
PII: en13051122, Publication Type: Journal Article
Record Map
Published Article

LAPSE:2023.21895
This Record
External Link

https://doi.org/10.3390/en13051122
Publisher Version
Download
Meta
Record Statistics
Record Views
192
Version History
[v1] (Original Submission)
Mar 23, 2023
Verified by curator on
Mar 23, 2023
This Version Number
v1
Citations
Most Recent
This Version
URL Here
https://psecommunity.org/LAPSE:2023.21895
Record Owner
Auto Uploader for LAPSE
Links to Related Works
