



Silpa Baburajan <sup>1</sup>, Haoran Wang <sup>1</sup>, Dinesh Kumar <sup>2</sup>, Qian Wang <sup>1,\*</sup> and Frede Blaabjerg <sup>1</sup>

- Department of Energy and Technology, Aalborg University, 9220 Aalborg, Denmark; sbb@et.aau.dk (S.B.); hao@et.aau.dk (H.W.); fbl@et.aau.dk (F.B.)
- <sup>2</sup> Global Research and Development Centre, Danfoss Drives A/S, 6300 Gråsten, Denmark; dinesh@danfoss.com
- \* Correspondence: qiw@et.aau.dk

Abstract: DC-connected parallel inverter systems are gaining popularity in industrial applications. However, such parallel systems generate excess current ripple (harmonics) at the DC-link due to harmonic interactions between the inverters in addition to the harmonics from the PWM switching. These DC-link harmonics cause the failure of fragile components such as DC-link capacitors. This paper proposes an interleaving scheme to minimize the current harmonics induced in the DC-link of such a system. First, the optimal phase-shift angle for the carrier signal is investigated using the analytical equations, which provides maximum capacitor current ripple cancellation (i.e., at the main switching frequency harmonic component). These optimally phase-shifted switching cycles lead to variations of the output current ripples, which, when summed together at the DC-link, result in the cancellations of the DC-link current ripples. The results show that when the carrier waves of the two inverters are phase-shifted by a 90° angle, the maximum high-frequency harmonic ripple cancellation occurs, which reduces the overall root-mean-square (RMS) value of the DC-capacitor current by almost 50%. The outcome of this proposed solution is a cost-effective DC-harmonics mitigating strategy for the industrial designers to practically configure multi-inverter systems, even when most of the drives are not operating at rated power levels. The experimental and simulation results presented in this paper verify the effectiveness of the proposed carrier-based phase-shifting scheme for two different configurations of common DC connected multi-converter systems.

**Keywords:** DC-link current; harmonic mitigation; voltage source inverters; multi-converter systems; carrier wave interleaving scheme; DC-grid; phase-shifting; capacitor current ripple; unipolar sinusoidal pulse width modulation

## 1. Introduction

To improve the power delivering capacity, and reliability of power electronic converters, many researchers have directed attention towards the parallel connection of these converter units. Indeed, the parallel connection of converters have received increased attention in the past few years, due to several reasons; increased reliability through reduced number of conversion stages, modularity, ease of maintenance through the operation of identical units, scalable designs, and reduced size of the overall system [1]. More significantly, such systems enable the integration of renewable energy sources and storage with the bulk electric grid [2]. Analytical, and experimental verification of a scenario, in which multiple generators are connected in parallel, and how an interleaving scheme reduced the harmonics at the common point of connection, is discussed in [3]. It explains how the parallel connection of multiple lower power units is used as a solution to design high power converters with better flexibility and higher reliability. However, one drawback of this kind of parallel-connected system [2–4] is that, due to the common AC point of connection, the integration of renewable resources becomes difficult. Additionally, in the multi-converter systems explained in [1,5–7], each inverter has its own individual rectifier



Citation: Baburajan, S.; Wang, H.; Kumar, D.; Wang, Q.; Blaabjerg, F. DC-Link Current Harmonic Mitigation via Phase-Shifting of Carrier Waves in Paralleled Inverter Systems. *Energies* 2021, *14*, 4229. https://doi.org/10.3390/en14144229

Academic Editors: Julio Barros and Ramón I. Diego

Received: 12 June 2021 Accepted: 8 July 2021 Published: 13 July 2021

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

2 of 17

system and shares the common DC-link, an example of which is shown in Figure 1a. Hence the total number of rectifiers needed in the whole system increases, eventually increasing the overall size and reducing reliability.

Even though in industrial applications, DC-connected parallel inverter systems are gaining popularity, such parallel systems generate excess current ripple (harmonics) at the DC-link due to the harmonic interactions between the inverters, in addition to the harmonics from the pulse width modulation switching. This harmonic interaction at the DC-link causes the failure of fragile components such as DC-link capacitors [1,4]. This is of significant importance as the current ripple causes a decrease in the capacitor lifetime due to an increase in the internal temperature. The power loss of the capacitor, which is a function of the current harmonic spectrum and its Equivalent Series Resistance (ESR), also increases as the capacitor current increases [8]. Several studies show that 30% of the total failure root causes in the power electronic systems are due to capacitor failures [9], and hence, they are considered the most fragile components in a power electronic system [9-12]. In order to extend the lifetime of the DC-link capacitor, two possible solutions are considered. One practical solution in the market is to use higher capacitance and a higher rated current capacitor at the DC-link, but the total volume, weight and cost will significantly increase. Another way is to actively reduce the current stresses of the DC-link capacitor. This method is considered in this paper for a parallel-connected inverter system, which is more cost efficient and convenient to use due to no hardware change being needed. Because in a parallel system the DC-link current is generated by a summation of the current harmonics from the connected converter, the phase-shifted switching cycles lead to variations of the current ripple [5]. Thus, using an interleaving (i.e., phase-shifting) of the PWM carrier waves of the inverters at an optimal angle is a possible solution to effectively reduce the total DC-current ripple at the DC-link.

A plethora of research has been conducted on interleaving the carrier waves of the parallel-connected PWM inverters to reduce the DC-link current harmonics [1–5,7,13]. Lowering the DC-link harmonics reduces the power losses within the capacitor [14]. In a parallel-connected system, the phase-shifted switching cycles of the carrier waves can effectively reduce the current ripple; as a result [7], the size and weight of passive components, such as the DC-link capacitors and EMI-filters, can be reduced. A detailed study of a harmonic reduction technique using synchronized phase-shifted PWM voltage source inverter (VSI) units having an individual DC-source has been provided in [1]. Alternatively, ref. [5] presents the effect of an optimal phase-shift angle on reducing DC-current ripples under unequal DC-link voltage scenarios in two parallel three-phase grid-connected voltage-source inverters (VSIs). The effect of the size of the DC-link components and the grid configuration in three-phase multi-drive systems, similar to the topology shown in Figure 1a, on the resonant frequencies, have been studied in [6]. In [7], analytical modeling of paralleled and interleaved 3-level neutral point clamped inverters using space vector modulation is discussed. It explains how interleaving helps to reduce both AC and DC-side harmonics and reduces the EMI harmonics in parallel-connected inverter systems. To minimise the DC-capacitor size, a coordinated PCC voltage harmonics mitigation strategy is discussed in [15] for parallel inverters by properly shaping inverter output impedance. Similarly, a harmonic damping approach using a point of common-coupling (PCC) voltage control for multi-parallel inverters is discussed in [16]. Even though these techniques seem to be promising solutions to mitigate DC-link harmonics, complexity has become the main obstacle for these harmonic elimination approaches in multidrive systems.



**Figure 1.** Schematic of: (**a**) the conventional parallel-connected system, (**b**) a multi-converter system with individual DC-bank having a centralized rectifier, (**c**) a multi-converter system with common DC-bank having a centralized rectifier

As mentioned above, the existing methods for multi-converter systems, to the best of the authors' knowledge, have the following two limitations: Firstly, most of them consider common AC-grid connection for the parallel inverters, which limits the integration with the DC-grid system, and renewable energy resources. Secondly, there is no DC-link current harmonic elimination method proposed for multiple drive systems with a common DC-link in any of the pieces of literature so far. To address these research gaps, this work presents a carrier phase-shifting strategy for two different configurations of common DC-connected multi-converter systems. The two key contributions of this paper are:

- 1. A family of common DC-link structures is proposed, where one topology is a multiconverter system with an individual DC-bank (shown in Figure 1b), and another topology is a multi-converter system with a common DC-bank (shown in Figure 1c). In a traditional system, as seen in Figure 1a, each inverter has its own individual rectifier system and shares the common AC link. Compared to this kind of system, the proposed systems in Figure 1b,c have the following advantages. In the proposed multidrive system, the overall system cost would be less: in the traditional system each inverter has its own rectifier, and the cost for two rectifiers has to be considered, which will increase the overall cost. However, in the proposed systems, due to the implementation of a centralized rectifier, the cost would be less. Secondly, due to the reduced number of power electronic components (rectifiers) in the proposed system, the reliability will be higher. Moreover, a centralised rectifier provides the flexibility for plug-and-play of the number of inverters connected to the DC-grid in parallelconnected systems. Notably, this kind of operation allows for the easy integration of DC sources at the common DC link in a system, compared to the conventional parallel-connected system.
- 2. Besides that, this paper proposes a new modulation method to reduce the DC-link capacitor requirement via phase-shifting of the carrier waves, which is a value-added technology. It does not need to change any hardware in the system, while the DC-

link ripple and capacitance can be reduced, which benefits the cost, volume and weight of the system. The optimally phase-shifted switching cycles lead to variations of the output current ripples, which, when summed together in the common DC, results in the minimization of ripples at the DC-link current. Thereby, the switching frequency harmonics reduce, which reduces the overall DC-capacitor RMS current; hence, reducing the overall stress (electro-thermal stress and hot-spot temperature) at the DC-link, leading to an improved lifetime of the DC-link capacitor.

This paper is structured as follows. The overall system description is presented in Section 2. Section 3 discusses the harmonic analysis of the capacitor current based on the conventional system, and Section 4 explains the proposed system. The lifetime estimation is discussed in Section 5. The effectiveness of the developed analysis is demonstrated by the results and discussions in Section 6. Finally, conclusions are drawn in Section 7.

#### 2. Proposed System Description

In this study, a diode rectifier with a boost power factor corrector (PFC) and a DC-filter (consisting of a DC-choke and a large electrolytic DC-link capacitor) is implemented due to its simplicity, cost-effectiveness, and reliability advantages [6]. Aluminium electrolytic capacitors (El-caps) are used as DC-link capacitors, due to their advantage of providing a high capacitance per unit volume at low costs compared to other types of capacitors [17]. The boost PFC employed improves the power factor, as well as facilitates power supply hold-up, which ensures that the system can maintain the DC voltage until the backup power supply is connected, in case of a power supply disruption [18,19].

The proposed topologies in this paper, shown in Figure 2 (hereby referred to as the multi-converter system with individual DC-bank) and Figure 3 (hereby referred to as the multi-converter system with common DC-bank), have a centralized rectifier and a common DC point to connect the parallel inverters. The two inverters in the proposed system are in the same phase and have the same output waveforms, as they are to be used for a single application process, for example, in a sugar production plant, where multiple motors are operating at the same speed, frequency and power, or for applications such as the air conditioning and cooling systems in a dairy factory. More importantly, a DC-link current harmonics mitigation strategy is introduced via phase-shifting of the inverter carrier waves in these two topologies. Using a centralized rectifier eliminates the need for each inverter to have its rectifier, as shown in Figure 1a. For the proposed multiconverter system with individual DC-banks, each of the parallel-connected inverters has its individual capacitor bank to limit the DC-link voltage fluctuation. This kind of connection provides more flexibility to the industrial designers to plug-and-play with the number of inverters connected to the DC-grid in parallel-connected systems. On the other hand, the proposed multi-converter system with a common DC-bank has a common capacitor bank consisting of individual capacitors, which are connected in parallel to ensure the equal distribution of the ripple current  $(I_{cap})$  flowing through the the DC-link capacitor bank  $(C_{DC-bank})$ . The total ripple current flowing through  $(C_{DC-bank})$  is denoted by  $(I_{capbank})$ , and through a single capacitor by  $(I_{cap})$ .

The four switches  $Q_{x1}$ ,  $Q_{x2}$ ,  $Q_{x3}$ ,  $Q_{x4}$  of the VSI units, shown in both Figures 2 and 3, are controlled using the unipolar sinusoidal PWM (SPWM) technique, explained in detail in [20,21]. The specifications of the inverter system and output filter (designed according to [21]) are given in Tables 1 and 2. Both the topologies (in Figures 2 and 3) have the same parameters and loading conditions. The rated output voltage of 230 V (RMS value) for each inverter unit is maintained by its own specific Proportional–Resonant (PR) controller, which is designed according to [22,23]. The control algorithm for the inverter is shown in Figure 4a, and for the boost, PFC is shown in Figure 4b. The parameters for the controllers have the same value, as both VSI units are synchronized and controlled using unipolar SPWM to obtain the same  $V_{o-rated}$ . The parameters for the boost PFC are shown in Table 3, designed according to [24,25]. The data for the DC-link capacitor are from the data sheet in [26] and are shown in Table 4.



Figure 2. Schematic of the multi-converter system with individual DC-banks.



Figure 3. Schematic of the multi-converter system with a common DC-bank.

| Table 1. Specifications of the output load | d. |
|--------------------------------------------|----|
|--------------------------------------------|----|

| Parameter                  | Symbol         | Value |
|----------------------------|----------------|-------|
| Rated power (kW)           | $P_o$          | 2.5   |
| Load $(\Omega)$            | $R_L$          | 20    |
| Rated RMS load voltage (V) | $V_{sine-ref}$ | 230   |
| Load frequency (Hz)        | $f_o$          | 50    |
| Rated DC-link voltage (V)  | $V_{dc-ref}$   | 400   |
| Switching frequency (kHz)  | $f_{sw}$       | 20    |
| Modulation amplitude index | $M_A$          | 0.8   |

 Table 2. Specifications of the inverter output filter.

| Parameter                            | Symbol                                    | Value              |
|--------------------------------------|-------------------------------------------|--------------------|
| Inductor filter ripple current limit | I <sub>f_ripple</sub>                     | 20%                |
| Inductor (H)                         | $L_f$                                     | $2 \times 10^{-3}$ |
| Filter cutoff frequency (kHz)        | $f_{cutoff}$ ( $f_{cutoff} < f_{sw}/10$ ) | 2                  |
| Filter capacitor (F)                 | $C_f$                                     | $6 \times 10^{-6}$ |

| Parameter                                        | Symbol                  | Value                |
|--------------------------------------------------|-------------------------|----------------------|
| Power rating (kW)                                | $P_{PFC}$               | 2.5                  |
| RMS AC-input voltage (V)                         | $V_S$                   | 230                  |
| RMS AC-input current (A)                         | $I_S$                   | 10.58                |
| PFC switching frequency (kHz)                    | $f_{PFC}$               | 20                   |
| PFC inductor current ripple                      | I <sub>PFC_ripple</sub> | 30%                  |
| PFC inductor current maximum (A)                 | $I_{PFC}$               | 16                   |
| PFC inductor minimum (H)                         | $L_{PFC}$               | $3	imes 10^{-3}$     |
| Ripple output peak to peak $(p-p)$ voltage $(V)$ | $V_{PFC_p-p}$           | 20                   |
| Hold-up time (s)                                 | $t_{hold} (= 1/f_o)$    | $2 \times 10^{-3}$   |
| PFC capacitor minimum (F)                        | $C_{PFC}$               | $3.3 \times 10^{-3}$ |

Table 3. Specifications of the boost PFC.

Table 4. Specifications of the DC-capacitor (KEMET-AlS8(1)(2)392NF500).

| Parameter                                | Symbol             | Value                               |
|------------------------------------------|--------------------|-------------------------------------|
| Single capacitance (µF)                  | C <sub>dc</sub>    | 3900                                |
| Equivalent series resistance $(m\Omega)$ | ESR                | 61 (100 Hz), 46 (10 kHz)            |
| Thermal resistance ( $^{\circ}C/W$ )     | $R_{th}$           | 3.8                                 |
| Rated lifetime (hours)                   | Lo                 | 9000 (at $T_{rated} \& I_{rated}$ ) |
| Rated upper category temperature (°C)    | $T_{rated}$        | 105                                 |
| Rated ripple current (A)                 | I <sub>rated</sub> | 12.2 (100 Hz), 19.0 (10 kHz)        |
| Rated voltage (V)                        | $V_{rated}$        | 500                                 |
| Operating temperature (°C)               | $T_a$              | 45                                  |



(b)

**Figure 4.** Control algorithm: (a) inverter, (b) boost PFC–where nominal input voltage of the phase lock loop is given as  $V_S \times \sqrt{2}$ . ( $K_P$ –Proportional parameter,  $K_I$ –Integral parameter,  $K_R$ –Resonant coefficient,  $\omega_R$ –Resonant frequency,  $K_1 = 1/(V_S \times \sqrt{2})$ ).

#### 3. Conventional Method without Any Phase-Shift

In this section, the DC-current harmonics generated by the PWM switching of each of the parallel-connected inverters are analyzed. Let us take the system with two parallel inverters shown in Figure 3 for analysis. For simplicity, it is assumed that both inverters have the same loading conditions, hence, draw the same output current. Conventionally, the two output current ripples and carrier waves (Triangle Wave 1 for upper inverter and Triangle Wave 2 for lower inverter) appear as seen in Figure 5. These output current ripples sum up to produce higher ripples in the DC-current. These ripples (harmonics) degrade the efficiency of the whole system as well as decrease the lifetime of the DC-link capacitors [3]. As the number of inverters increases, more DC-current ripples would be generated by a summation of the current harmonics from the connected converters. To solve the aforementioned issue, it is important to reduce the DC-current harmonics to improve the reliability and lifetime of the DC-link capacitors at an optimized cost.



**Figure 5.** Parallel-connected system waves using the conventional method: (**a**) upper inverter carrier wave, (**b**) lower inverter carrier wave, (**c**) upper inverter output current wave, (**d**) lower inverter output current wave, (**e**) output current ripples of upper inverter, and (**f**) output current ripples of the lower inverter.

#### 4. Proposed Method with an Optimal Carrier Phase-Shift

For the multi-converter systems shown in Figures 2 and 3, one of the effective methods to reduce the DC-current ripple is interleaving the carrier signals of the parallel converters. Both the inverters connected to the common DC-link are considered to be in synchronisation

with each other, and have the same operating conditions mentioned in Table 1. To apply the proposed DC-link harmonic mitigation method, it is necessary to first find the optimal phase-shift angle ( $\theta_{fsw_optimal}$ ) for the carrier signal, which provides maximum capacitor current ripple cancellation (i.e., at the main switching frequency harmonic component which appears at  $f_{sw_harmonic} = 40$  kHz). The optimally phase-shifted switching cycles lead to variations of the output current ripples, which when summed together result in the minimization of ripples at the DC-link current. This is analytically explained in (1)–(9), provided below, for inverters that have unipolar PWM [27]. In this paper, the phase shift is applied to the lower inverter carrier signal, therefore the phase angle of the upper inverter carrier signal is  $\theta_{fsw1} = 0^\circ$ , whereas the phase angle of lower inverter carrier signal is  $\theta_{fsw2}=\theta_{fsw_optimal}$ .

$$V_{o_{-1}} = M_A V_{dc} \sin(\omega_{o_1} t + \theta_{o_1}) + \frac{4V_{dc}}{\pi} \sum_{m=2,4,6\dots}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5\dots}^{\pm \infty} \frac{J_n(mM_A\pi/2)}{m} \cos(\frac{m\pi}{2}) \sin(n(\omega_{o_1} t + \theta_{o_1}) + m(\omega_{c_1} t + \theta_{fsw_1}))$$
(1)

$$I_{o_{-}1} = I_{o_{-}peak_{-}1}\sin(\omega_{o_{1}}t + \theta_{o_{1}})$$
(2)

$$I_{dc_{1}} = I_{o_{1}} \times \underbrace{\left(\frac{V_{o_{1}}}{V_{dc}}\right)}$$
(3)

SwitchingFunction

$$I_{capbank_{1}} = I_{dc_{1}} - I_{dc_{avg_{1}}}$$
(4)

$$V_{o_{2}} = M_{A}V_{dc}\sin(\omega_{o2}t + \theta_{o2}) + \frac{4V_{dc}}{\pi} \sum_{m=2,4,6\dots}^{\infty} \sum_{n=\pm 1,\pm 3,\pm 5\dots}^{\pm\infty} \frac{J_{n}(mM_{A}\pi/2)}{m} \cos(\frac{m\pi}{2})\sin(n(\omega_{o2}t + \theta_{o2}) + m(\omega_{c2}t + \theta_{fsw2}))$$
(5)

 $I_{o_2} = I_{o_peak_2} \sin(\omega_{o_2} t + \theta_{o_2}) \tag{6}$ 

$$I_{dc_2} = I_{o_2} \times \underbrace{\left(\frac{V_{o_2}}{V_{dc}}\right)}$$
(7)

$$I_{capbank_2} = I_{dc_2} - I_{dc_a vg_2}$$
(8)

$$I_{capbank_2} = I_{capbank_1} + I_{capbank_2}.$$
(9)

In the above equations,  $V_{o_1}$ ,  $V_{o_2}$ ,  $I_{o_1}$ ,  $I_{o_2}$ , present upper and lower inverter output voltages and output currents. The peak value of the output currents of upper and lower inverters is  $I_{o\_peak\_1}$ ,  $I_{o\_peak_2}$ . The DC-current source and the average value of its upper and lower inverters are represented by  $I_{dc\_1}$ ,  $I_{dc\_2}$ ,  $I_{dc\_avg\_1}$ ,  $I_{dc\_avg\_2}$ . The capacitor bank current for upper and lower inverters is denoted by  $I_{capbank\_1}$ ,  $I_{capbank\_2}$ . Finally, the fundamental frequency and switching frequency of the upper inverter are symbolised by  $\omega_{o1}$ ,  $\omega_{c1}$ , and that of the lower inverter is designated by  $\omega_{o2}$ ,  $\omega_{c2}$ . (1)–(4) describe the upper inverter, while (5)–(8) is for the lower inverter. (3) and (7) are derived based of the power balance equation of the inverter, which states that the input power on the DC-side ( $P_{dc} = V_{dc} \times I_{dc}$ ) of the converter relates to the output apparent power on the AC-side( $P_{ac} = V_0 \times I_0$ ).

The method used in this paper is as follows: firstly, various phase-shift angles are applied for the carrier signal of the lower inverter ( $\theta_{fsw_2}$ ), and the multi-converter system with individual DC-banks (shown in Figure 2) is simulated using PLECS, under the rated operating conditions mentioned in Table 1. Then, the harmonic spectrum (Figure 6b) and the ripples in the time domain waveform (Figure 7b) of the total capacitor current are studied to find the phase-shift angle at which maximum high-frequency harmonic ripple cancellation occurs, which produces the minimum of the overall RMS value of the DC-capacitor current. This will be the optimal  $\theta_{fsw_optimal}$ . The same method is applied to the multi-converter system with a common DC-bank shown in Figure 3 to obtain its optimal carrier phase-shift angle.

The switching frequency harmonic component  $f_{sw\_harmonic} = 40$  kHz is shown for various phase-shift angles ( $\theta_{fsw\_2}$ ) applied to the carrier frequency of the lower inverter for

the multi-converter system with a common DC-bank in Figure 6a and the multi-converter system with individual DC-banks in Figure 6b. At  $\theta_{fsw_2} = 0^\circ$  (violet colour bar), there is no phase-shift applied and this case scenario is taken for the system using the conventional method. Among the various phase-shift angles analyzed, it can be seen that the harmonic ripple ( $f_{sw_harmonic} = 40 \text{ kHz}$ ) is at a minimum when  $\theta_{fsw_2} = 90^\circ$ , denoted by the red color bar in Figure 6a, and the green color in Figure 6b. Thereby, it can be observed from Figure 6 that both the topologies (shown in Figures 2 and 3) have a minimum main switching frequency harmonic component ( $f_{sw_harmonic} = 40 \text{ kHz}$ ) and a maximum DC-capacitor current ripple cancellation at 90°. Furthermore, at a 90° carrier phase-shift angle, there is maximum ripple cancellation in the DC-capacitor bank current as illustrated in Figure 7. It can be understood that the capacitor current ripple is almost half the value (red dotted line) when compared to the scenario in which there is no phase-shift applied (violet line) in both the multi-converter system with individual DC-banks and with a common DC-bank. Accordingly, from Figures 6 and 7, it can be concluded that the optimal phase angle is found to be when the two carrier signals for the two inverters are phase-shifted by 90°.



**Figure 6.** The  $f_{sw\_harmonic}$  = 40 kHz harmonic spectrum of capacitor bank current for various  $\theta_{fsw\_2}$  for the multi-converter system with: (a) common DC-bank, and (b) individual DC-banks—both at rated operating conditions.



**Figure 7.** DC-capacitor bank current ripple reduction at  $\theta_{fsw_2} = 0^\circ$  (violet line), and  $\theta_{fsw_2} = 90^\circ$  (red dotted lines) for: (a) the multi-converter system with a common DC-bank, and (b) the multi-converter system with individual DC-banks.

The optimally phase-shifted switching cycles lead to variations of the output current ripples, which when summed together result in the minimization of ripples at the DC-link current as shown in Figure 8e. The reduction of the DC-capacitor current ripples means that the switching frequency harmonics reduce (since a unipolar SPWM is used, for  $f_{sw} = 20$  kHz, the main switching frequency harmonic component appears at  $f_{sw\_harmonic} = 40$  kHz). Consequently, the overall DC-capacitor RMS current decreases, thus reducing the overall stress (electro-thermal stress and hot-spot temperature) at the DC-link. Hence, the proposed scheme shown in Figure 8 (in red line) helps to reduce harmonics, and thereby the total harmonic distortion (THD) in the DC-capacitor current. Without any phase-shift, the THD =5.8% for the capacitor current and, after applying the proposed optimal phase-shifting, the THD reduces to 2.7%, calculated as in [28].



**Figure 8.** Red lines (proposed method with optimal phase-shift) and black lines (without any phase-shift): (**a**) upper inverter carrier wave, (**b**) lower inverter carrier wave, output current ripple of: (**c**) upper inverter, and (**d**) lower inverter, (**e**) total DC-capacitor current ripple, the time-domain waveform of output current from the: (**f**) upper inverter and (**g**) lower inverter, (**h**) total DC-capacitor current waveform.

### 5. Lifetime Estimation of DC-Link Capacitor

Reducing the harmonics ripples in the DC-capacitor current helps to improve the lifetime  $L_x$  of the DC-capacitor as the overall electrical and thermal stress in the capacitor significantly decreases [17]. The lifetime prediction model used in this paper is shown in Section 5 and explained in detail (including the equivalent circuit model of capacitor) in [28].

$$L_x = L_o \times \underbrace{(\frac{V}{V_{rated}})^{-p}}_{K_V} \times \underbrace{2^{\frac{(T_{rated} - T_h)}{10}}}_{K_T}.$$
(10)

 $L_o$  is the rated lifetime of the capacitor at rated voltage  $V_{rated}$ , and rated upper category temperature  $T_{rated}$  (given in Table 4).  $K_T$  is the temperature factor and  $K_V$  is the voltage ripple factor. V is the actual operating voltage. The value of the exponent p is between 3 and 5 for El-caps [17]. The hot-spot temperature  $T_h$  of the DC-capacitor, estimated by (11), depends upon the operating temperature and  $P_{loss}$  on the power loss of the capacitor

(which is a function of ripple current and ESR). Considering the heat dissipation from the diode bridge, DC-link filter, and inverter, the operating temperature  $T_a$  is defined as 40–60 °C instead of room temperature [14].  $P_{loss}$  can be estimated by (12).

$$T_h = T_a + (P_{loss} \times R_{th}) \tag{11}$$

$$P_{loss} = \sum_{i=1}^{n} (I_{rms(f_i)})^2 \times ESR(f_i),$$
(12)

where  $I_{rms(f_i)}$  is the RMS value of the harmonic ripple current at frequency  $f_i$ , obtained from the harmonic spectrum of the capacitor current.  $ESR(f_i)$  is the ESR at the  $i^{th}$  frequency  $f_i$ .  $R_{th}$  is the thermal resistance of the capacitor between the hot spot and the ambient temperature. The rated values for the chosen capacitor (KEMET AlS8(1)(2)392NF500) in this paper are given in Table 4.

## 6. Results and Discussion

In this section, the effectiveness of the proposed harmonic mitigation for both the multi-converter system with a common DC-bank and the multi-converter system with individual DC-banks is analyzed through experimental and simulation results.

As shown in Figures 2 and 3, the multi-converter system with a common DC-bank differs from the multi-converter system with individual DC-banks mainly in terms of the DC-link capacitor bank configuration. In the common DC-bank topology (shown in Figure 3), the current harmonics from both inverters flow through the common capacitor bank, consisting of two parallel capacitors. This means that the harmonics from all the parallel-connected inverters flow into this common capacitor bank. Hence, there is the constraint of having a large DC-link capacitor to absorb the harmonics at DC-link, when numerous inverters are connected in parallel in the multi-converter system with a common DC-bank. Alternatively, in the multi-converter system with individual DC-banks, each inverter has its own DC-bus, meaning that harmonics from each inverter are absorbed by its own individual DC-capacitor bus. This topology has the advantage that a greater number of inverters need to be connected in parallel to the DC grid with a centralized rectifier, the multi-converter system with individual DC-banks (Figure 2) is preferred.

#### 6.1. Experimental Verification (With Scaled-Down Parameters)

In order to validate the proposed optimal carrier phase-shift angle for the topologies, referring to Figure 2 and 3, a downscale experimental platform is built, where resistors are used as the loads as shown in Figure 9. The scaled-down main circuit parameters are listed in Table 5. Compared to the simulation result, the operating conditions are scaled down to enable lab-scale experimentation. For both the inverters, the operating conditions are kept the same throughout the experiment, as explained in Table 6. Both the SEMIKRON power stacks are connected to a common DC-bus, and the PWM signals for each of these are controlled by the PLECS-RT box 2. Since RT-box PWM signals have only 5V, LM393 comparators are used to shift this voltage level to 15V (the minimum requirement for the gate drivers to operate). A constant DC-voltage source of 50V is supplied at the common DC-point for both the power stacks by the DC-power supplier.



Figure 9. Experimental prototype of the multi-converter system.

Table 5. Experimental system specifications.

| Module                      | Part Number/Parameter    | Symbol                               |
|-----------------------------|--------------------------|--------------------------------------|
| SEMITEACH IGBT module stack | SEMIKRON 08753450        | -                                    |
| AC-filter inductors         | 4mH, 20A rated current   | $L_{f1}, L_{f2}$                     |
| AC-filter capacitors        | 1μF, 1600V, 19.1A @ 40°C | $L_{f1}, L_{f2}$<br>$C_{f1}, C_{f2}$ |
| Voltage comparators         | LM393                    | -                                    |
| PLECS controller box        | RT-box 2                 | -                                    |
| Resistor Banks              | 10 Ω–80 Ω                | $R_1, R_2$                           |

Table 6. Operating conditions (scaled-down) for the experimental analysis.

| Parameter                        | Symbol         | Value |
|----------------------------------|----------------|-------|
| Rated power of each inverter (W) | $P_o$          | 50    |
| Load (Ω)                         | $R_L$          | 20    |
| Rated RMS load voltage (V)       | $V_{sine-ref}$ | 40    |
| Load frequency (Hz)              | fo             | 50    |
| Rated DC-link voltage (V)        | $V_{dc-ref}$   | 50    |
| Switching frequency (kHz)        | $f_{sw}$       | 5     |
| Modulation amplitude index       | $M_A$          | 0.8   |

One of the ways to validate the effectiveness of the proposed harmonic mitigation strategy is to observe the switching frequency harmonics (i.e., at 10 kHz) for various carrier phase-shift angles in the  $I_{dc}$  for the multi-converter system with a common DC-bank, and  $I_{dc_1}$  for the multi-converter system with individual DC-banks. It is difficult to obtain these two wave-forms directly. Due to the presence of a large DC-link capacitor in the power stack, only low harmonics of  $I_{dc}$  and  $I_{dc_1}$  can be measured, as all higher harmonics are absorbed by the DC-capacitor. So, the CSV data for  $I_{dc}$  and the capacitor current  $I_{capbank}$  were obtained from the oscilloscope measurements for the multi-converter system with a common DC-bank, and the harmonic spectrum was obtained in MATLAB. Similarly, for the multi-converter system with individual DC-banks, the CSV data for  $I_{dc_1}$  and the capacitor current  $I_{capbank_1}$  were obtained from the oscilloscope measurements for the oscilloscope measurements, and the harmonic spectrum was obtained results are shown in Figure 10a,b, respectively. It shows that the switching frequency harmonics (at 10 kHz) are at a minimum when a carrier phase-shift of  $\theta_{fsw_2} = 90^\circ$  is applied for the proposed two multi-converter systems, making it the optimal carrier phase-shift angle. These results are,



hence, in agreement with the proposed DC-link harmonic mitigation method explained in Section 4.

**Figure 10.** Experimental data plotted in MATLAB showing the  $f_{sw\_harmonic} = 10$  kHz harmonic spectrum of DC-link current for various  $\theta_{fsw\_2}$  for the multi-converter system with: (**a**) a common DC-bank, (**b**) individual DC-banks—both under scaled down operating conditions, given in Table 6.

The output voltage and current waveforms at  $\theta_{fsw_2} = 0^\circ$ , and  $\theta_{fsw_2} = 90^\circ$ , for the multi-converter system with a common DC-bank captured in the oscilloscopes, are shown in Figure 11. Since the output voltage and current waveforms are not affected by the phase-shift in carrier waves, they overlap each other at  $\theta_{fsw_2} = 0^\circ$ , and  $\theta_{fsw_2} = 90^\circ$ .



**Figure 11.** Measured waveforms of the multi-converter system with a common DC-bank (**a**) output voltages (**b**) output currents—two inverter units interleaved at  $\theta_{fsw_2} = 0^\circ$ , and  $\theta_{fsw_2} = 90^\circ$ , using parameters in Table 6.

### 6.2. DC-Harmonic Analysis Using Optimal Phase-Shift Angle for the Carrier Signal

To illustrate the DC-link harmonic mitigation method, the optimal phase-shift angle for the carrier signal (i.e.,  $\theta_{fsw_optimal} = 90^\circ$ ) is applied to both the topologies shown in Figures 2 and 3. Each of the two inverters (of two topologies) is simulated (in PLECS) under a rated output power of 2.5 kW and have the same the rated operating conditions given in Table 1. The effect of applying interleaving to the carrier signals of the parallel-connected inverters is illustrated in Figure 12.



**Figure 12.** Effect of the optimal shift in the DC-capacitor bank current harmonics for: (**a**) the multi-converter system with a common DC-bank, (**b**) the multi-converter system with individual DC-banks.

It can be seen that adopting the proposed method helps to reduce the dominant switching harmonic components ( $f_{sw_harmonic} = 40$  kHz, 80 kHz, 120 kHz) in the DC-capacitor bank current, and the overall RMS capacitor bank current. As a result, the electro-thermal stress for each capacitor reduces, thereby increasing its life expectancy calculated using (5)–(12), as shown in Table 7. From the industry point of view, it is important to have a lower DC-capacitor bank current as a lesser number of capacitors will be needed, which helps to lower the cost of the overall system.

Table 7. Power-loss, and life-expectancy of the DC-link capacitor calculated using the experimental results.

| Тороlоду                                                                                             | $P_{loss}(Watts) \ 	heta_{fsw_2} = 0^\circ$ | $L_x(hours) \\ \theta_{fsw_2} = 0^{\circ}$ | $P_{loss}(Watts) \ 	heta_{fsw_2} = 90^\circ$ | $L_x(hours) \\ \theta_{fsw_2} = 90^{\circ}$ |
|------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------|----------------------------------------------|---------------------------------------------|
| The multi-converter system with common DC-bank<br>The multi-converter system with individual DC-bank | 1.27<br>0.33                                | $1.35 	imes 10^5 \ 1.73 	imes 10^5$        | 0.41<br>0.12                                 | $1.70 	imes 10^5 \\ 1.85 	imes 10^5$        |

However, it is necessary to take into consideration the fact that, from a practical application standpoint, it is almost impossible to achieve the loading of two drives according to operation at rated conditions [29]. So, to further demonstrate the effectiveness of the proposed method under such scenarios, for the topologies shown in Figures 2 and 3, the output load of the lower inverter is varied between 0 W and 2500 W (rated power), while the upper inverter is at a rated output power of 2500 W. In each case, the first ( $f_{sw\_harmonic}$ = 40 kHz) and second switching frequency harmonic component ( $f_{sw\_harmonic} = 80$  kHz) are observed when  $\theta_{fsw\_2} = 0^\circ$  (conventional method) and  $\theta_{fsw\_2} = 90^\circ$  (proposed method) as shown in Figure 13.

It is demonstrated in by Figure 13a–d that, as the output power of the lower inverter ( $P_{o2}$ ) varies from 500 W to 2500 W, the first and switching frequency harmonic component amplitude reduces, due to the impact of the intervention of the carrier waves. The only time when there is no harmonic ripple cancellation is when  $P_{o2} = 0$  W, the scenario in which the lower inverter is not operating, due to which there is no interleaving (phase-shifting) occurring. Alternatively, the maximum ripple cancellation (or in other words, the minimum amplitude of switching frequency harmonic components) is achieved when each of the two inverters has the same output power (i.e., the case in which  $P_{o2} = 2500$  W in Figure 13a–d. This is because, at the same output loading scenarios, the DC-ripples will be equal (due to the same output power) and opposite (due to  $\theta_{fsw_2} = 90^\circ$ ). Remarkably, even in cases where the inverters do not have the same output power ( $P_{o2}$  is between 500 W and 2000 W),

the DC-current harmonic (ripple) reductions occur. This result is of particular importance in industrial applications where parallel-connected inverters do not run at the same rated power. Applying the proposed method will help to reduce the harmonic content at the DC-link, thereby reducing the requirement to use a large number of DC-link capacitors (which saves costs).



**Figure 13.** Effect of optimal shift in the DC-capacitor bank current for varying lower inverter loading in: the multi-converter system with a common DC-bank for (a)  $f_{sw\_harmonic} = 40$  kHz, (b)  $f_{sw\_harmonic} = 80$  kHz, and in the multi-converter system with individual DC-banks for (c)  $f_{sw\_harmonic} = 40$  kHz, (d)  $f_{sw\_harmonic} = 80$  kHz.

Among the two topologies, the multi-converter system with individual DC-banks is preferred due to the flexibility it gives the industrial designers to play with the number of inverters being connected to the centralized rectifier, and also due to the better lifetime of its DC-link capacitors (Table 7). Notably, one of the advantages of having a centralized rectifier is that, in the event of power failure, it is easy to connect a backup battery at the common DC link connecting the parallel inverter systems. Finally, in the future, it will also be possible to integrate renewable energy resources without much difficulty at the common DC link in these kinds of systems.

A few of the future works related to this paper include the following: a design approach to size the DC-link capacitor for the proposed topologies and compare how it is different from the DC-capacitor in the conventional multidrive systems. Further, more study needs to be conducted on how to optimise the phase-shift angles when two inverters have different speeds and different switching frequency waves, as well as different output frequencies. Including a greater number of inverters and then finding the optimal phaseshift angle in such scenarios can also be a topic for future work.

## 7. Conclusions

In this paper, a carrier-based phase-shifting scheme is presented to minimize the DC-link current harmonics in the two proposed configurations of common DC-connected multi-converter systems that have a centralized rectifier. Using a centralized rectifier is more compact and reliable due to the reduction of conversion stages in the power system. The analyzed results showed that the maximum high-frequency harmonic ripple cancellation in the DC-capacitor bank current is when the carrier waves of the paralleled-inverters are phase-shifted by a 90° angle (optimal phase angle). This helps to reduce the overall DC-capacitor bank current by almost 50%, thereby improving the lifetime of the DC-link capacitors due to less power loss within the DC-link capacitor. Thereby, the cost of the overall system will be lower as a lesser number of capacitors are needed in the DC-link. Remarkably, even in cases where the inverters do not have the same output power, the DC-current harmonic (ripple) reduction occurs at the optimal phase angle. The outcome of this paper is a simple and effective solution for industrial designers to practically configure multi-inverter systems with reduced DC-link current harmonics, even when most of the drives are not operating at rated power levels.

**Author Contributions:** Conceptualization, S.B., H.W., D.K. and F.B.; methodology, S.B.; software, S.B.; validation, S.B.; formal analysis, S.B., H.W., D.K.; investigation, S.B., H.W., D.K.; resources, H.W., D.K., F.B.; data curation, S.B.; writing—original draft preparation, S.B.; writing—review and editing, S.B., H.W., D.K., Q.W. and F.B.; visualization, S.B.; supervision, H.W., Q.W., D.K. and F.B.; project administration, S.B.; All authors have read and agreed to the published version of the manuscript.

Funding: This research received no external funding.

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Data available in a publicly accessible repository.

Conflicts of Interest: The authors declare no conflict of interest.

# References

- Benaifa, N.; Bierk, H.; Rahim, A.H.M.; Nowicki, E. Analysis of harmonic reduction for synchronized phase-shifted parallel PWM inverters with current sharing reactors. In Proceedings of the IEEE Canada Electrical Power Conference, Montreal, QC, Canada, 25–26 October 2007; pp. 134–139. [CrossRef]
- Poon, J.; Johnson, B.; Dhople, S.V.; Rivas Davila, J. Decentralized Carrier Phase Shifting for Optimal Harmonic Minimization in Asymmetric Parallel-connected Inverters. *IEEE Trans. Power Electron.* 2020, 8993. [CrossRef]
- 3. Jeong, M.G.; Shin, H.U.; Baek, J.W.; Lee, K.B. An interleaving scheme for DC-link current ripple reduction in parallel-connected generator systems. *J. Power Electron.* **2017**, *17*, 1004–1013. [CrossRef]
- 4. Li, Q.; Jiang, D.; Liu, Z.; Shen, Z.; Zhang, Y. A Phase-Shifted Zero-CM PWM for Circulating Current Reduction in Two Paralleled Inverters with Coupled Inductors. *IEEE Trans. Transp. Electrif.* **2020**, *6*, 95–104. [CrossRef]
- Lee, J.H.; Lee, K.B. Optimal phase shifted method to reduce current ripples for parallel grid-connected voltage source inverter under unequal DC-link voltages. *IEEE Energy Convers. Congr. Expo.* 2017, 2017, 4589–4594. [CrossRef]
- Zare, F.; Soltani, H.; Kumar, D.; Davari, P.; Delpino, H.A.M.; Blaabjerg, F. Harmonic emissions of three-phase diode rectifiers in distribution networks. *IEEE Access* 2017, 5, 2819–2833. [CrossRef]
- Chen, R.; Niu, J.; Gui, H.; Zhang, Z.; Wang, F.; Tolbert, L.M.; Costinett, D.J.; Blalock, B.J.; Choi, B.B. Modeling, Analysis, and Reduction of Harmonics in Paralleled and Interleaved Three-Level Neutral Point Clamped Inverters with Space Vector Modulation. *IEEE Trans. Power Electron.* 2020, *35*, 4411–4425. [CrossRef]
- 8. Wang, H.; Davari, P.; Wang, H.; Kumar, D.; Zare, F.; Blaabjerg, F. Lifetime Estimation of DC-Link Capacitors in Adjustable Speed Drives under Grid Voltage Unbalances. *IEEE Trans. Power Electron.* **2019**, *34*, 4064–4078. [CrossRef]
- 9. Gadalla, B.S.; Schaltz, E.; Siwakoti, Y.; Blaabjerg, F. Analysis of loss distribution of Conventional Boost, Z-source and Y-source Converters for wide power and voltage range. *Trans. Environ. Electr. Eng.* **2017**, *2*, 1. [CrossRef]
- Kolar, J.W.; Round, S.D. Analytical calculation of the RMS current stress on the DC-link capacitor of voltage-PWM converter systems. *IEEE Proc. Electr. Power Appl.* 2006, 153, 535–543. [CrossRef]
- Wang, H. Capacitors in Power Electronics Applications-Reliability and Circuit Design. In Proceedings of the IEEE Energy Conversion Congress and Exposition, Florence, Italy, 24 October 2016.
- 12. Tcai, A.; Alsofyani, I.M.; Seo, I.Y.; Lee, K.B. DC-link Ripple Reduction in a DPWM-Based Two-Level VSI. *Energies* 2018, 11, 3008. [CrossRef]

- 13. Varun, M.; Shukla, K.; Maheshwari, R.; Jain, A.K. A new hybrid PWM for two parallel connected interleaved two-level inverter to reduce output current ripple. *IEEE Int. Conf. Power Energy Syst.* 2017, 2017, 74–79. [CrossRef]
- 14. Wang, H.; Huang, S.; Kumar, D.; Wang, Q.; Deng, X.; Zhu, G.; Wang, H. Lifetime Prediction of DC-Link Capacitors in Multiple Drives System Based on Simplified Analytical Modeling. *IEEE Trans. Power Electron.* **2021**, *36*, 844–860. [CrossRef]
- 15. Qi, Y.; Fang, J.; Liu, J.; Tang, Y. Coordinated control for harmonic mitigation of parallel voltage-source inverters. *CES Trans. Electr. Mach. Syst.* **2018**, *2*, 276–283. [CrossRef]
- 16. Zhou, L.; Wu, W.; Chen, Y.; Jiang, J.; Zhou, X.; Yang, L.; He, Z.; Yan, K.; Luo, A. Harmonic voltage distortion damping method for parallel- connected LCL-type inverters in islanded operation. *IEEE Trans. Ind. Electron.* **2019**, *66*, 9032–9044. [CrossRef]
- Baburajan, S.; Peyghami, S.; Kumar, D.; Blaabjerg, F.; Davari, P. Effect of Unipolar and Bipolar SPWM on the Lifetime of DC-link Capacitors in Single-Phase Voltage Source Inverters. In Proceedings of the European Conference on Power Electronics and Applications, Lyon, France, 7–11 September 2020; pp. 1–10. [CrossRef]
- 18. Application Note Vishay General Semiconductor Rectifiers for Power Factor Correction (PFC); Technical Report by Vishay Intertecnology; Vishay Intertecnology: Malvern, PA, USA, 2018.
- 19. Picard, J. *High-Voltage Energy Storage: The Key to Efficient Holdup;* Technical Report by Texas Instruments; 2015. Available online: https://www.ti.com/download/trng/docs/seminar/Topic\_5\_Picard.pdf (accessed on 10 June 2021).
- Azmi, S.A.; Shukor, A.A.; Rahim, S.R.A. Performance Evaluation of Single-Phase H-Bridge Inverter Using Selective Harmonic Elimination and Sinusoidal PWM Techniques. In Proceedings of the IEEE International Conference on Power and Energy, Kuala Lumpur, Malaysia, 3–4 December 2018; pp. 67–72. [CrossRef]
- 21. Bhardwaj, M. *Voltage Source Inverter Reference Design Guide*; Technical Report by Texas Instruments; 2015. Available online: https://www.researchgate.net/publication/303538167\_Voltage\_Source\_Inverter\_Design\_Guide (accessed on 10 June 2021).
- 22. Zhang, N.; Tang, H.; Yao, C. A systematic method for designing a PR controller and active damping of the LCL filter for single-phase grid-connected PV inverters. *Energies* 2014, 7, 3934–3954. [CrossRef]
- 23. Sangwongwanich, A.; Abdelhakim, A.; Yang, Y.; Zhou, K. Control of Single-Phase and Three-Phase DC/AC Converters; Elsevier Inc.: Amsterdam, The Netherlands, 2018; pp. 153–173. [CrossRef]
- 24. Abdel-rahman, S. *Infineon CCM PFC Boost Converter Design Note;* Technical Report by Infineon January; 2013. Available online: https://www.mouser.com/pdfdocs/2-7.pdf (accessed on 10 June 2021).
- 25. Texas Instruments, 230-V, 3.5-kW PFC with > 98 % Efficiency, Optimized for BOM and Size Reference Design; Technical Report by Texas Instruments; Texas Instruments: Dallas, TX, USA, October 2017.
- 26. *KEMET Aluminum Electrolytic Capacitors ALS80/81, High CV,* +105 °C; Technical Report by KEMET; KEMET: Simpsonville, SC, USA, 2020.
- 27. Sun, J. Pulse-Width Modulation; In *Dynamics and Control of Switched Electronic Systems. Advances in Industrial Control*; Vasca, F., Iannelli, L., Eds.; Springer: London, UK, 2012. [CrossRef]
- Designs, Total Harmonic Distortion Measurement For Energy Monitoring; Technical Report by Texas Instruments; 2016. Available online: https://www.ti.com/tool/TIDM-THDREADING (accessed on 10 June 2021).
- 29. Yang, Y.; Davari, P.; Zare, F.; Blaabjerg, F. Enhanced Phase-Shifted Current Control for Harmonic Cancellation in Three-Phase Multiple Adjustable Speed Drive Systems. *IEEE Trans. Power Deliv.* **2017**, *32*, 996–1004. [CrossRef]