# High-Gain High-Efficiency DC-DC Converter with Single-Core Parallel Operation Switched Inductors and Rectifier Voltage Multiplier Cell 

Eduardo Augusto Oliveira Barbosa ( ${ }^{(1)}$, Márcio Rodrigo Santos de Carvalho (D), Leonardo Rodrigues Limongi (©), Marcelo Cabral Cavalcanti *(D) Eduardo José Barbosa (1) and Gustavo Medeiros de Souza Azevedo (D)<br>Department of Electrical Engineering, Federal University of Pernambuco, Recife 50740-550, Brazil; eduardo.obarbosa@ufpe.br (E.A.O.B.); mrodrigo.s.c@gmail.com (M.R.S.d.C.); leonardo.limongi@ufpe.br (L.R.L.); eduardo.josebarbosa@ufpe.br (E.J.B.); gustavo.msazevedo@ufpe.br (G.M.d.S.A.)<br>* Correspondence: marcelo.ccavalcanti@ufpe.br; Tel.: +55-81-99215-8083

Citation: Barbosa, E.A.O.; Carvalho, M.R.S.d.; Rodrigues Limongi, L.; Cavalcanti, M.C.; Barbosa, E.J.; Azevedo, G.M.d.S. High-Gain High-Efficiency DC-DC Converter with Single-Core Parallel Operation Switched Inductors and Rectifier Voltage Multiplier Cell. Energies 2021, 14, 4634. https:// doi.org/10.3390/en14154634

Academic Editor: Frede Blaabjerg

Received: 2 July 2021
Accepted: 23 July 2021
Published: 30 July 2021

Publisher's Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Copyright: © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).


#### Abstract

This paper proposes a high step-up high-efficiency converter, comprised of an active switched coupled-inductor cell. The secondary windings are integrated into a rectifier voltage multiplier cell in a boost-flyback configuration, allowing the operation with high voltage gain with low switches duty cycle and low turn-ratios on the coupled-inductors. Both coupled-inductors are integrated into a single core due to the parallel operation of the switches. The leakage inductances of the coupled-inductors are used to mitigate the reverse recovery currents of the diodes, while regenerative clamp circuits are used to protect the switches from the voltage spikes caused by the leakage inductances. The operation of the converter is analyzed both quantitatively and qualitatively, and the achieved results are validated through experimentation of a 400 W prototype. A 97.1\% CEC efficiency is also reported.


Keywords: high gain DC-DC converter; high efficiency; switched inductor; voltage multiplier cell

## 1. Introduction

Currently, many applications require DC-DC low voltage (20-50 V) to high voltage (380-400 V) power conversion. In the context of sustainable energy generation, solar photovoltaic (PV) and fuel-cell (FC) are attractive alternative power sources in which power is generated at low voltage [1-4]. In electrical and hybrid vehicles, high voltage step-up is needed to convert the low voltage from the battery bank, FC or supercapacitors to the high voltage level required by the electric motors [5-7]. Other possible applications of high voltage converters are uninterruptible power supplies (UPS), high voltage light emitting diodes (LEDs), high intensity discharge (HID) lamps for vehicular headlights, among others [8-11].

The ideal boost converter can provide a high static voltage gain by operating with duty cycle near the unit. However, this generates elevated voltage stress on the semiconductor elements of the converter-which demands the use of high on-resistance semiconductorsand increases the reverse recovery current in the diodes resulting in higher losses. Moreover, the increased losses affect the static gain of the converter, resulting in decreased output voltage [12,13].

Many Switched-Inductor cell (SL)-based DC-DC converters have been proposed in the literature to achieve high voltage gain. In $[2,9,14], D C-D C$ converters with high voltage gain were obtained by employing passive SL cells comprised of only diodes and inductors. However, this causes the main switches to suffer from high voltage stress, which demands the use of high on-resistance semiconductors. In [15,16], the Active Switched-Inductor cell (A-SL) is used, replacing the diodes with the dual active switches, which results in reduction of conduction losses due to decreased voltage stress. Moreover, as the switches
are in parallel, the current on each switch is halved, decreasing the losses. The A-SL cell can employ P-SL cells along with magnetic coupling techniques [15-18] to further increase the static voltage gain by using coupled-inductors with proper turn-ratios, without operating at extreme duty cycle values. In addition, by using high frequency switching, it is possible to employ compact magnetic cores and reduce the converter total weight and volume, making the use of magnetic coupling very attractive [1,3-5,11,15-27]. Furthermore, the magnetic element leakage inductance [28] can be used to mitigate the recovery current of the diodes.

DC-DC converters based on Voltage Multiplier Cells (VMCs)—which are arrangements of semiconductors, capacitors and inductors generally introduced after the main switch—are able to provide high voltage gain with low component count. VMCs are modular and can be cascaded or combined with other VMCs in order to improve voltage gain, add positive traits or mitigate negative characteristics of other voltage gain enhancing techniques. To further improve the voltage gain, coupled-inductors and built-in transformers can be employed simultaneously with or integrated to the VMCs [22-26,29,30]. This versatility, which allows combining the positive characteristics of different voltage lifting techniques, in addition to simple structures and ease of integration to any converter allows the use of VMCs in DC-DC converters for a multitude of applications.

Interleaved $D C-D C$ converters are capable to achieve high voltage gain and present the beneficial features of reduced current ripples and current stress on the switches, due to the input current sharing between phases, while still maintaining good power density [25-27]. This arrangement, however, leads to an increased number of components with the same power rating of a single switch converter, as each phase of the interleaved converter operates alternately to each other.

To overcome the aforementioned disadvantages, this paper proposes a new high step-up, high efficiency VMC coupled switched-inductors based DC-DC converter. The coupled-inductors primary windings are inside an A-SL cell and the secondary windings are placed in series as the input of a rectifier VMC. The VMC output capacitors are placed in a boost-flyback configuration, which permits high voltage gain with small voltage stress across all components, allowing the use of low $R_{d s, o n}$ semiconductors. Since both pairs of windings share the same operation modes, the magnetic components are integrated into a single core. Furthermore, the coupled-inductors leakage inductances are used to mitigate the diodes reverse current, further reducing conduction losses. To supress voltage spikes on the switches, regenerative clamper circuits are used.

## 2. Proposed Converter Topology and Operation Analysis

The proposed converter is shown in Figure 1 and its main waveforms are shown in Figure 2, where:

- $\quad N_{p 1}, N_{s 1}, N_{p 2}$ and $N_{s 2}$ are, respectively, the number of turns of the primary and the secondary windings of the first and the second coupled-inductor, where $\frac{N_{s 1}}{N_{p 1}}=\frac{N_{s 2}}{N_{p 2}}=n$;
- $\quad r_{w 1}, r_{w 2}$ are the resistances on the windings of the first and the second coupledinductor, respectively;
- $\quad l_{l k 1}, l_{l k 2}$ are the leakage inductances of the first and the second coupled-inductor, respectively;
- $\quad L_{m 1}$ and $L_{m 2}$ are the magnetizing inductances of the first and the second coupledinductor, respectively;
- $\quad S_{1}$ and $S_{2}$ are the switches;
- $D_{o 1}$ and $D_{o 2}$ are the output diodes;
- $\quad D_{c l 1}$ and $D_{c l 2}$ are the clamper circuit diodes;
- $C_{01}, C_{02}$ and $C_{03}$ are the output capacitors;
- $C_{c l 1}$ and $C_{c l 2}$ are the clamper circuit capacitors;
- $\quad C_{i n}$ is the input capacitor.

Moreover, the converter operates at switching frequency $f_{s}$ and duty cycle $D$. The converter main operation states for the continuous conduction mode (CCM) are shown in Figure 3 and described as follows:


Figure 1. Equivalent circuit of the proposed converter.

### 2.1. State $I\left[t_{0}-t_{1}\right]$

At $t_{0}$, switches $S_{1}$ and $S_{2}$ are turned on. The leakage inductances, $l_{l k 1}$ and $l_{l k 2}$, are charged by capacitors $C_{i n}$ and $C_{o 2}$, while the magnetizing inductances, $L_{m 1}$ and $L_{m 2}$, are discharged with voltage $\frac{V_{C 02}}{2 n}$. The difference between the currents on $l_{l k 1}$ and $l_{l k 2}$ and the current on $L_{m 1}$ and $L_{m 2}$, respectively, flows through the primary windings of the coupledinductors and through diode $D_{02}$, decaying until it reaches zero. All the remaining diodes are reverse biased. This state ends when the leakage currents, $i_{l k 1}$ and $i_{l k 2}$, become equal in value to the magnetizing currents, $i_{L m 1}$ and $i_{L m 2}$. Although there is a formation of a resonant circuit between the leakage inductances, $C_{i n}$ and $C_{02}$, this state is very brief as can be noted from Figure 2 and the currents on the components can be represented by a linear approximation as

$$
\begin{gather*}
i_{L m 1}(t)=-\frac{V_{C 02}}{2 n L_{m 1}}\left(t-t_{0}\right)+i_{L m 1}\left(t_{0}\right),  \tag{1}\\
i_{l k 1}(t)=i_{S 1}(t)=\frac{\left(\frac{V_{C 02}}{2 n}+V_{i n}\right)}{l_{l k 1}}\left(t-t_{0}\right)+i_{L k 1}\left(t_{0}\right),  \tag{2}\\
i_{D o 2}(t)=-\left[\frac{V_{i n}}{n l_{l k 1}}+\frac{V_{C o 2}}{2 n^{2}}\left(\frac{1}{L_{m 1}}+\frac{1}{l_{l k 1}}\right)\right]\left(t-t_{0}\right)+\frac{i_{L m 1}\left(t_{0}\right)}{n}-\frac{i_{L k 1}\left(t_{0}\right)}{n} . \tag{3}
\end{gather*}
$$

Due to the circuit symmetry, all equations pertaining to the first pair of windings are also valid for the second pair of windings. The equivalent circuit of the converter during this state is shown in Figure 3a.


Figure 2. Converter main current and voltage waveforms during a switching cycle.

### 2.2. State II $\left[t_{1}-t_{2}\right]$

Currents $i_{l k 1}$ and $i_{l k 2}$ values surpass $i_{L m 1}$ and $i_{L m 2}$ at instant $t_{1}$, shown in Figure 3b. This causes the currents in both primary windings to change direction, which subsequently causes diode $D_{01}$ to be forward biased and capacitor $C_{01}$ to charge, while $D_{02}$ becomes reverse biased. Due to $D_{01}$ being forward biased, $C_{01}$ is now in parallel with the secondary windings of the coupled-inductor, making $L_{m 1}$ and $L_{m 2}$ to be charged with voltage $\frac{V_{\text {Co1 }}}{2 n}$ and, consequently, $l_{l k 1}$ and $l_{l k 2}$ are charged with voltage $V_{i n}-\frac{V_{C_{01}}}{2 n}$. A resonant circuit is formed between $i_{l k 1}, i_{l k 2}, C_{i n}$ and $C_{o 1}$, leading to the appearance of high frequency sinusoidal
currents in these components and semiconductors. This state ends when $S_{1}$ and $S_{2}$ are commanded to turn off. This state can be described by the following Equations:

$$
\begin{equation*}
i_{L m 1}(t)=\frac{V_{C 01}}{2 n L_{m 1}}\left(t-t_{1}\right)+i_{L m 1}\left(t_{1}\right), \tag{4}
\end{equation*}
$$

$$
\begin{gather*}
i_{l k 1}(t)=i_{S 1}(t)=\frac{V_{i n}-\frac{V_{C_{01}}}{2 n}}{\sqrt{r_{w 1}^{2}+\left(\omega_{d, I I} l_{l k 1}\right)^{2}}} e^{-\alpha_{I I}\left(t-t_{1}\right)} \sin \left(\omega_{d, I I}\left(t-t_{1}\right)\right)+\frac{V_{C o 1}}{2 n L_{m 1}}\left(t-t_{1}\right)+i_{L m 1}\left(t_{1}\right),  \tag{5}\\
i_{D o 1}(t)=\frac{V_{i n}-\frac{V_{C_{01}}}{2 n}}{n \sqrt{r_{w 1}^{2}+\left(\omega_{d, I I} l_{k 1}\right)^{2}}} e^{-\alpha_{I I}\left(t-t_{1}\right)} \sin \left(\omega_{d, I I}\left(t-t_{1}\right)\right), \tag{6}
\end{gather*}
$$

where the equivalent elements regarding the resonant circuit during this state are:

$$
\begin{gather*}
R_{e q I I}=r_{w 1},  \tag{7}\\
L_{e q I I}=l_{l k 1},  \tag{8}\\
C_{e q I I}=\frac{2 n^{2} C_{i n} C_{o 1}}{C_{i n}+4 n^{2} C_{o 1}} . \tag{9}
\end{gather*}
$$

Furthermore, the attenuation of the resonant circuit $\alpha_{I I}$ is given by

$$
\begin{equation*}
\alpha_{e q I I}=\frac{r_{e q I I}}{2 L_{e q I I}}, \tag{10}
\end{equation*}
$$

and the resonant frequency of the circuit is

$$
\begin{equation*}
\omega_{d, I I}=\sqrt{\frac{1}{\sqrt{L_{e q I I} C_{e q I I}}}-\alpha_{I I}^{2}} . \tag{11}
\end{equation*}
$$

The equivalent circuit of the converter during this state can be seen in Figure 3b.

### 2.3. State III $\left[t_{2}-t_{3}\right]$

At $t_{2}$, both switches are turned off. Diodes $D_{c l 1}$ and $D_{c l 2}$ become forward biased and capacitors $C_{c l 1}, C_{c l 2}$ and $C_{03}$ start to be charged. This causes $l_{l k 1}$ and $l_{l k 2}$ to start discharging with voltage $V_{i n}-\frac{V_{C 01}}{2 n}-V_{C_{c l 1}}$, consequently leading their currents to decay. The diminishing currents on the leakage inductances cause the currents on the windings of the coupled-inductors and $D_{o 1}$ to decay as well. This stage ends when $i_{l k 1}$ and $i_{l k 2}$ become equal to $i_{L m 1}$ and $i_{L m 2}$. Similarly to State I, there is the formation of a resonant circuit between the leakage inductances, $C_{i n}, C_{01}$ and $C_{03}$, but this state is very brief and the currents on these components and the semiconductors can be represented by linear approximations. Throughout this state, Equation (4) is still valid, while the leakage inductances and diode $D_{01}$ currents are given by:

$$
\begin{gather*}
i_{l k 1}(t)=i_{D c l 1}(t)=\frac{V_{i n}-\frac{V_{C o 1}}{2 n}-V_{C_{c l 1}}\left(t-t_{2}\right)+i_{l k 1}\left(t_{2}\right),}{l_{l k 1}}  \tag{12}\\
i_{D o 1}(t)=\left[\frac{V_{i n}-V_{C_{c l 1}}}{n l_{l k 1}}-\frac{V_{C o 1}}{2 n^{2}}\left(\frac{1}{L_{m 1}}+\frac{1}{l_{l k 1}}\right)\right]\left(t-t_{2}\right)-i_{L m 1}\left(t_{2}\right)+i_{L k 1}\left(t_{2}\right) . \tag{13}
\end{gather*}
$$

The converter equivalent circuit during this state is shown in Figure 3c


Figure 3. Topological states of the proposed converter. (a) State I, (b) State II, (c) State III, (d) State IV.

### 2.4. State $I V\left[t_{3}-t_{4}\right]$

Currents $i_{l k 1}$ and $i_{l k 2}$ values become smaller than $i_{m 1}$ and $i_{L m 2}$ at $t_{3}$, which change the primary winding currents direction once more. This results in $D_{o 1}$ being reverse biased and $D_{02}$ to be forward biased. Consequently, $C_{02}$ is now in parallel with the secondary windings of the coupled-inductor, leading to $L_{m 1}$ and $L_{m 2}$ to be discharged with voltage $\frac{V_{C o 2}}{2 n}$, while $l_{l k 1}$ and $l_{l k 2}$ are discharged with voltage $V_{i n}+\frac{V_{C o 2}}{2 n}-V_{c c l 1}$. A resonant circuit is formed between $l_{l k 1}, l_{l k 2}, C_{i n}, C_{o 2}$ and $C_{03}$, leading to the appearance of high frequency sinusoidal currents in these components and semiconductors. This state ends when $S_{1}$ and $S_{2}$ are commanded to turn on at $t_{4}$, restarting the cycle. The following equations can be used to describe this state:

$$
\begin{equation*}
i_{L m 1}(t)=-\frac{V_{C o 2}}{2 n L_{m 1}}\left(t-t_{3}\right)+i_{L m 1}\left(t_{3}\right) \tag{14}
\end{equation*}
$$

$$
\begin{gather*}
i_{l k 1}(t)=i_{D c l 1}(t)=\frac{V_{i n}+\frac{V_{C_{0} 2}}{2 n}-V_{C_{c l 1}}}{\sqrt{r_{w 1}^{2}+\left(\omega_{d, I V} l_{l k 1}\right)^{2}}} e^{-\alpha_{I V}\left(t-t_{3}\right)} \sin \left(\omega_{d, I V}\left(t-t_{3}\right)\right)-\frac{V_{C o 2}}{2 n L_{m 1}}\left(t-t_{3}\right)+i_{L m 1}\left(t_{3}\right),  \tag{15}\\
i_{D o 2}(t)=\frac{V_{i n}+\frac{V_{C o 2}}{2 n}-V_{C_{c l 1}}}{n \sqrt{r_{w 1}^{2}+\left(\omega_{d, I V} l_{l k 1}\right)^{2}}} e^{-\alpha_{I V}\left(t-t_{3}\right)} \sin \left(\omega_{d, I V}\left(t-t_{3}\right)\right), \tag{16}
\end{gather*}
$$

where

$$
\begin{gather*}
R_{e q I V}=r_{w 1}+r_{w 2}  \tag{17}\\
L_{e q I V}=l_{l k 1}+l_{l k 2}  \tag{18}\\
C_{e q I V}=\frac{n^{2} C_{i n} C_{o 2} C_{o 3}}{C_{i n}+n^{2} C_{o 2}+C_{o 3}}  \tag{19}\\
\alpha_{e q I V}=\frac{r_{e q I V}^{2 L_{e q I V}}}{}  \tag{20}\\
\omega_{d, I V}=\sqrt{\frac{1}{\sqrt{L_{e q I V} C_{e q I V}}}-\alpha_{I V}^{2}} \tag{21}
\end{gather*}
$$

The converter equivalent circuit during this State can be seen in Figure 3d.

## 3. Proposed Converter Steady-State Analysis

In order to facilitate the steady-state analysis of the proposed converter, the following assumptions are made:

- All components are ideal;
- The magnetizing inductances have the same value;
- $\frac{N_{s 1}}{N_{p 1}}=\frac{N_{s 2}}{N_{p 2}}=n$;
- The voltages across the capacitors are constant.

Since the leakage inductances influence is not represented, States I and III are not taken into consideration in the analyses made in this section, as these states are mainly characterized by the charge and discharge, respectively, of these inductances.

### 3.1. Voltage Stresses on the Capacitors

From Figure $3 \mathrm{~b}, \mathrm{C}_{i n}$ is in parallel to the magnetizing inductances and the primary windings during State II, while $C_{01}$ is in parallel to the secondary windings, resulting in

$$
\begin{equation*}
V_{C_{o 1}}=2 n V_{i n} \tag{22}
\end{equation*}
$$

By applying the volt-second balance principle to the magnetizing inductances, it can be seen that during State IV

$$
\begin{equation*}
V_{C_{02}}=2 n \frac{D}{1-D} V_{i n} \tag{23}
\end{equation*}
$$

Moreover, applying the Kirchhoff's Voltage Law (KVL) to the lower loop of the circuit during State IV results in

$$
\begin{equation*}
V_{C_{03}}=\frac{1+D}{1-D} V_{i n} \tag{24}
\end{equation*}
$$

The voltage across the clamper capacitors $C_{c l 1}$ and $C_{c l 2}$ can be found applying the KVL during State IV

$$
\begin{equation*}
V_{C_{c l 1}}=V_{C_{c l 2}}=\frac{1}{1-D} V_{i n} \tag{25}
\end{equation*}
$$

### 3.2. Voltage Stresses on the Semiconductors

Since $C_{c l 1}$ and $C_{c l 2}$ are connected in parallel to $S_{1}$ and $S_{2}$, respectively, during State IV, the voltage stress across the switches is given by Equation (25):

$$
\begin{equation*}
V_{S 1}=V_{S 2}=\frac{1}{(1-D)} V_{i n} \tag{26}
\end{equation*}
$$

The output diodes $D_{01}$ and $D_{02}$ are subject to the sum of $C_{01}$ and $C_{02}$ voltages during States IV and II, respectively. Therefore, applying the KVL and using Equations (22) and (23) results in

$$
\begin{equation*}
V_{D o 1}=V_{D o 2}=\frac{2 n}{(1-D)} V_{i n} \tag{27}
\end{equation*}
$$

The clamper diodes $D_{c l 1}$ and $D_{c l 2}$ voltage stress can be obtained by applying the KVL during State II and using (25)

$$
\begin{equation*}
V_{D c l 1}=V_{D c l 2}=\frac{1}{(1-D)} V_{i n} \tag{28}
\end{equation*}
$$

### 3.3. Voltage Gain

As can be seen from Figure 1, the output voltage $V_{o}$ is given by the sum of the output capacitors voltages

$$
\begin{equation*}
V_{o}=V_{C o 1}+V_{C o 2}+V_{C o 3} . \tag{29}
\end{equation*}
$$

The voltage gain $G$ can be found by substituting Equations (22)-(24) into Equation (29), resulting in:

$$
\begin{equation*}
G=\frac{1+2 n+D}{1-D} \tag{30}
\end{equation*}
$$

Figure 4 shows the static gain versus duty cycle curves for different turn ratio values. As can be seen, it is possible to achieve very high static gain without need for high duty cycle values.


Figure 4. Duty cycle versus voltage gain curves under different turn-ratios.

### 3.4. Average Current Stresses

The average current through the magnetizing inductances and semiconductors in a switching cycle can be found by applying the ampere-second balance to the capacitors in Figure 1, resulting in

$$
\begin{gather*}
\bar{I}_{L_{m 1}}=\bar{I}_{L_{m 2}}=\frac{I_{i n}+I_{o}}{2}=\frac{(G+1)}{2} I_{o}  \tag{31}\\
\bar{I}_{D o 1}=\bar{I}_{D o 2}=\bar{I}_{D_{c l 1}}=\bar{I}_{D_{c l 2}}=I_{o}  \tag{32}\\
\bar{I}_{S 1}=\bar{I}_{S 2}=\frac{I_{i n}-I_{o}}{2}=\frac{(G-1)}{2} I_{o} \tag{33}
\end{gather*}
$$

### 3.5. Maximum Current Stresses

The maximum current on the magnetizing inductances is equal to its average value plus half of the total ripple. Therefore, utilizing Equations (4), (22) and (31) results in

$$
\begin{equation*}
\hat{I}_{L_{m 1}}=\hat{I}_{L_{m 2}}=\left[\frac{(G+1)}{2}+\frac{R D}{2 G L_{m} f_{s}}\right] I_{o} \tag{34}
\end{equation*}
$$

From Figure 2 and (14), the peak current on the clamper diodes occurs at $t_{3}$ and is equal to the magnetizing current at the same moment

$$
\begin{equation*}
\hat{I}_{D_{c l 1}}=\hat{I}_{D_{c l 2}}=\left[\frac{(G+1)}{2}+\frac{R D}{2 G L_{m} f_{s}}\right] I_{o} . \tag{35}
\end{equation*}
$$

The maximum current on the diodes $D_{01}$ and $D_{02}$ can be found by not taking the attenuation during States II and IV into consideration. Since the average current on the output diodes is equal to the average output current (32), it means that

$$
\begin{gather*}
\frac{1}{T_{s}} \int_{0}^{D T_{s}} \hat{I}_{D o 1} \sin \left(\omega_{d, I I} t\right) d t=I_{o}  \tag{36}\\
\frac{1}{T_{s}} \int_{0}^{(1-D) T_{s}} \hat{I}_{D o 2} \sin \left(\omega_{d, I V} t\right) d t=I_{o} \tag{37}
\end{gather*}
$$

where $T_{s}=\frac{1}{f_{s}}$ is the switching period. Thus, solving for the peak currents nets

$$
\begin{gather*}
\hat{I}_{D o 1} \approx \frac{\omega_{d, I I} T_{s}}{1-\cos \left(\omega_{d, I I} D T_{s}\right)} I_{o},  \tag{38}\\
\hat{I}_{D o 2} \approx \frac{\omega_{d, I V} T_{s}}{1-\cos \left(\omega_{d, I V}(1-D) T_{s}\right)} I_{0} . \tag{39}
\end{gather*}
$$

The maximum value of the currents on the switches is difficult to obtain from (4) due to the need to solve a transcendental equation. However, it is easy to note that the maximum value is lesser or equal than the sum of the maximum linear and sinusoidal parts of the equation. As such, by disregarding, it is possible to state that:

$$
\begin{equation*}
\hat{I}_{S 1}=\hat{I}_{S 2} \leq \hat{I}_{L_{m 1}}+n \hat{I}_{D o 1} \tag{40}
\end{equation*}
$$

Substituting Equations (34) and (38) into Equation (41) results in

$$
\begin{equation*}
\hat{I}_{S 1}=\hat{I}_{S 2} \leq\left[\frac{(G+1)}{2}+\frac{R D}{2 G L_{m} f_{s}}+\frac{n \omega_{d, I I} T_{S}}{1-\cos \left(\omega_{d, I I} D T_{s}\right)}\right] I_{0} . \tag{41}
\end{equation*}
$$

## 4. Performance Comparison

Table 1 shows the performance comparison between the proposed converter and some recently published topologies using some relevant metrics, such as number of total used switches, diodes, capacitors and magnetic cores, the voltage stress on the semiconductors and maximum efficiency. All of the compared converters are non-isolated, high-gain, highefficiency topologies with similar nominal power rating, employing magnetic coupling, a low number of components and employ two switches.

Table 1. Performance comparison between the proposed converter and other recently proposed topologies.

|  | No. of Comp. |  |  |  | Voltage <br> Gain | Max. Voltage Stress |  | Efficiency |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S | D | C | Cor. | Switches | Diodes | Max. | Full Load |  |
| Proposed | 2 | 4 | 6 | 1 | $\frac{1+2 n+D}{1-D}$ | $\frac{V_{o}}{1+2 n+D}$ | $\frac{2 n V_{o}}{1+2 n+D}$ | $97.3 \%$ | $95.9 \%$ |
| $[16]$ | 2 | 2 | 2 | 1 | $\frac{1+2 n D+D}{1-D}$ | $\frac{V_{o}}{1+2 n D+D}$ | $\frac{(2 n+1) V_{o}}{1+2 n D+D}$ | $95.9 \%$ | $95.1 \%$ |
| $[17]$ | 2 | 3 | 3 | 1 | $\frac{1+2 n D+D}{1-D}$ | $\frac{V_{o}}{1+2 n D+D}$ | $\frac{2 n V_{o}}{1+2 n D+D}$ | $96.4 \%$ | $95.2 \%$ |
| $[18]$ | 2 | 5 | 5 | 2 | $\frac{3+2 n+D}{1-D}$ | $\frac{V_{o}}{3+2 n+D}$ | $\frac{2 n D V_{o}}{3+2 n+D}$ | $94.0 \%$ | $93.0 \%$ |
| $[21]$ | 2 | 2 | 3 | 1 | $\frac{2+n}{1-D}$ | $\frac{V_{o}}{2+n}$ | $\frac{(n+1) V_{o}}{2+n}$ | $93.9 \%$ | $93.3 \%$ |
| $[22]$ | 2 | 6 | 5 | 2 | $\frac{2+n D}{1-D}$ | $\frac{V_{o}}{2+n D}$ | $V_{o}$ | $96.1 \%$ | $95.9 \%$ |
| $[24]$ | 2 | 6 | 5 | 1 | $\frac{1+2 n}{1-D}$ | $\frac{V_{o}}{1+2 n}$ | $\frac{n V_{o}}{1+2 n}$ | $96.5 \%$ | $95.5 \%$ |
| $[26]$ | 2 | 7 | 6 | 2 | $\frac{1+5 n}{1-D}$ | $\frac{V_{o}}{1+5 n}$ | $\frac{2 n V_{o}}{1+5 n}$ | $98.0 \%$ | $91.1 \%$ |

The converters presented in $[16,17]$ utilize the A-SL cell, substituting the normal inductors for coupled-inductors pairs to increase the voltage gain. Both topologies are very simple, employing a very low quantity of components. Since in both converters the coupled-inductors pairs are switched simultaneously, only one magnetic core is used. The low component count results in high voltage stress and the lack of an input filter results in very high current ripple in the input, which is detrimental to the lifespan of PV modules and fuel cells. Both converters also present low voltage gain when compared to most of the other converters shown.

In [18], a coupled-inductor A-SL converter is also proposed. This converter also employs a rectifier VMC in a boost-flyback configuration, which greatly improve the voltage gain of the converter when compared to [16,17], with the addition of only a few more components. This converter, however, employs two magnetic cores, increasing its volume and weight, and also presents very high input current ripple. Although the voltage stress on the switches and diodes is low, it presents comparatively low efficiency.

The converter proposed in [21] also has very low overall count of elements, using only one magnetic core, two diodes and three capacitors. However, it has one of the lowest voltage gains of all compared converters, which translates into higher voltage stresses on the semiconductor elements. Its voltage gain can be increased by changing the turn-ratio of the coupled-inductor or by cascading the used VMC, which, in turn, decreases the efficiency due to heightened conduction losses. Its maximum reported efficiency is also the lowest from all of the compared converters.

The converter presented in [22] uses its second switch in an active clamper circuit to achieve load-independent soft-switching. The converter voltage gain is low, however, and the voltage stresses between the diodes are not optimally distributed, resulting in several diodes presenting a maximum voltage equal to the output. The converter also presents two magnetic cores due to the interleaved nature of the switches operation. This converter presents high efficiency throughout the entire possible output power interval.

In [24], a soft switching boost-flyback converter with a rectifier VMC is presented. It presents a high voltage gain and efficiency, due to the use of the capacitors of the rectifier VMC and leakage inductances as resonant tanks, allowing for lossless turn-off of the diodes. Furthermore, the voltage stress on the semiconductor components are low and
well-distributed. The ausence of a input filter allows for bidirectional currents in the input, which can be harmful to the input source.

An interleaved converter is presented in [26]. This converter features the highest voltage gain and the highest reported efficiency of all compared converters, while also presenting good voltage stress distribution between its semiconductor elements. However, this efficiency was reported at a low output power relative ( $10 \%$ ) to the rated power of the converter. Moreover, it also features the highest number of components of all the presented converters.

The presented converter, therefore, shows promise as it achieves high voltage gain using low turn-ratios and duty cycles. It also employs an average number of components, whose voltage stresses are well distributed between them. The simultaneous operation of the switches permits the use of only one magnetic core and also decreases conduction losses due to the shared processing of power between them. Compared to [24], the proposed converter uses less diodes, and the added capacitor removes the high input current ripple, while maintaining the positive characteristics. This results in a high efficiency through all possible operation points.

## 5. Design Considerations

### 5.1. Semiconductors Design

The semiconductors can be chosen using Equations (26)-(28) for the maximum rated voltage, Equations (32) and (33) for the average current stress and Equations (35), (38), (39) and (41) for the peak current stress.

### 5.2. Coupled-Inductor Design

The turn-ratios can be chosen after the range of the duty cycle and the gain are set via

$$
\begin{equation*}
n=\frac{G(1-D)}{2(1+D)} \tag{42}
\end{equation*}
$$

However, as can be seen from Equations (35) and (41), the maximum current value on the clamper diodes and switches and, therefore, the RMS values of said currents increase along with the turn-ratios. Hence, using excessively high turn-ratios lead to high conduction losses and should be avoided.

The coupled-inductor magnetizing inductance is designed to have a current ripple, relatively to the average current, within the desired limits. The magnetizing currents ripple $\Delta I_{L m 1}$ and $\Delta I_{L m 2}$ are given by

$$
\begin{equation*}
\Delta I_{L m 1}=\Delta I_{L m 2}=2\left(\hat{I}_{L_{m 1}}-\bar{I}_{L_{m 1}}\right) \tag{43}
\end{equation*}
$$

Substituting Equations (31) and (34) into Equation (43) results in

$$
\begin{equation*}
\Delta I_{L m 1}=\Delta I_{L m 2}=\frac{V_{i n} D}{L_{m 1} f_{s}} \tag{44}
\end{equation*}
$$

To operate in the CCM, it is necessary that

$$
\begin{equation*}
\bar{I}_{L m 1}-\frac{\Delta I_{L m 1}}{2}>0 \tag{45}
\end{equation*}
$$

Substituting Equations (31) and (44) into Equation (45) results in

$$
\begin{equation*}
L_{m 1}=L_{m 2}>\frac{D R}{2 G(G-1) f_{s}} \tag{46}
\end{equation*}
$$

### 5.3. Capacitor Design

The voltage rating of the capacitors can be chosen from Equations (22)-(25). The capacitance values of the output capacitors are designed to limit the voltage ripple within
the desired thresholds. During State IV, the output capacitor $C_{01}$ discharges into the load with current $I_{0}$. Thus, its charge variation during State IV can be given by

$$
\begin{equation*}
V_{C_{o 1}} \Delta V_{C_{o 1}}=\frac{(1-D) I_{o}}{f_{s}} \tag{47}
\end{equation*}
$$

Substituting Equations (22) and (30) into Equation (47) yields:

$$
\begin{equation*}
C_{o 1}=\frac{(1+D+2 n)}{2 n R f_{s}\left(\Delta V_{C_{o 1}} / V_{C_{01}}\right)} \tag{48}
\end{equation*}
$$

Similarly, output capacitors $C_{02}$ and $C_{03}$ discharge into the load during State II with current $I_{0}$; therefore:

$$
\begin{equation*}
\Delta V_{C_{02}} C_{02}=\Delta V_{C_{03}} C_{03}=\frac{D I_{o}}{f_{s}} \tag{49}
\end{equation*}
$$

By substituting Equations (23) and (30) into Equation (49) it is possible to find

$$
\begin{equation*}
C_{o 2}=\frac{(1+D+2 n)}{2 n R f_{s}\left(\Delta V_{C_{02}} / V_{C_{o 2}}\right)} \tag{50}
\end{equation*}
$$

and substituting Equations (24) and (30) into Equation (49) results in

$$
\begin{equation*}
\Delta V_{C_{03}}=\frac{(1+D+2 n)}{2 n R f_{s}\left(\Delta V_{C_{02}} / V_{C_{02}}\right)} \tag{51}
\end{equation*}
$$

The charge variation in the input capacitor $C_{i n}$ during State IV is equal to the sum of the charge variation in $C_{02}$ reflected to the primary windings and $C_{03}$, resulting in

$$
\begin{equation*}
C_{i n} \Delta V_{i n}=\frac{(2 n(1-D)+1) I_{o}}{f_{s}} \tag{52}
\end{equation*}
$$

and with some manipulations, it is possible to find that

$$
\begin{equation*}
C_{i n}=\frac{(2 n(1-D)+1) G}{R f_{s}\left(\Delta V_{i n} / V_{i n}\right)} \tag{53}
\end{equation*}
$$

It must be noted that all the previously designed capacitors compose the resonant circuits in States II or IV and their capacitance values impact the resonance frequency. As such, it is important to reach a compromise between the need for low voltage ripple in the capacitors with the high frequency resonant currents which can reduce switching losses.

The clamping capacitors need to be large enough to absorb the energy stored in the leakage inductances after the switches are opened and are given by

$$
\begin{equation*}
C_{c l 1}=C_{c l 2}=\left(\frac{1+D}{\pi f_{s}}\right)^{2} \frac{1}{l_{l k 1}+l_{l k 2}} \tag{54}
\end{equation*}
$$

## 6. Experimental Results

A prototype with rated power of 400 W was created and tested in order to validate the theoretical analyses performed previously. The experimental prototype is shown in Figure 5 and its design parameters and components are shown in Table 2.


Figure 5. The assembled 400 W laboratory prototype.
Table 2. Operational parameters and components used on the prototype.

| Parameter/Component | Value/Specification |
| :---: | :---: |
| Rated Power | 400 W |
| Input Voltage | $25-45 \mathrm{~V}$ |
| Output Voltage | 400 V |
| Switching Frequency | 100 kHz |
|  | Thornton NEE-55/28/21-496-IP12R |
| Coupled-Inductor | $L_{m 1}=L_{m 2}=76 \mu \mathrm{H}$ |
| $C_{i n}$ | $1: 1: 2: 2$ |
| $C_{o 1}, C_{o 2}$ and $C_{o 3}$ | $2 \times 10 \mu \mathrm{~F}$ |
| $C_{c l 1}$ and $C_{c l 2}$ | $10 \mu \mathrm{~F}$ |
| $S_{1}$ and $S_{2}$ | $1 \mu \mathrm{~F}$ |
| $D_{o 1}, D_{o 2}, D_{c l 1}$ and $D_{c l 2}$ | IPP110N20N3 G |
|  | STTH3R04 |

All waveforms measurements were performed using Yokogawa's DL850 Oscilloscope. The switches gate signals, input voltage and output voltage are shown in Figure 6. It can be seen that the converter is capable of high voltage gain, above ten times, while maintaining low duty cycle, around 0.45 , in accordance to Equation (30)

The currents and drain-source voltages waveforms on both switches are shown in Figure 7. The voltage stress on the switches are much smaller than the output voltage, around 70 V , validating Equation (26). This makes possible employing low-voltage rating and, therefore, low $R_{D S, \text { on }}$ switches, decreasing the conduction losses.

From the output diodes waveforms, shown in Figure 8, it is possible to observe that the voltage stresses are lower than the output voltage. This, combined with the decaying currents, results in decreased switching losses. The use of ultrafast recovery diodes in the circuit causes the fast rise of current on the moment these diodes are forward biased, due to the forward recovery effect.

Similarly, from the clamper diodes waveforms, shown in Figure 9, it can be seen that the voltage stresses are as low as the voltage stresses on the switches, with reduced switching losses due to the naturally decaying current waveforms.


Figure 6. Top: switches gate signals $v_{g s 1}$ and $v_{g s 2}\left(5 \mathrm{~V} /\right.$ div); bottom: input voltage $v_{i n}(20 \mathrm{~V} /$ div $)$ and output voltage $v_{0}(100 \mathrm{~V} /$ div $)$.


Figure 7. Top: switch $S_{1}$ voltage $v_{S 1}(20 \mathrm{~V} / \mathrm{div})$ and current $i_{s 1}\left(2 \mathrm{~A} /\right.$ div); bottom: switch $S_{2}$ voltage $v_{S 2}(20 \mathrm{~V} /$ div $)$ and current $i_{s 2}(2 \mathrm{~A} /$ div $)$.


Figure 8. Top: diode $D_{01}$ voltage $v_{\text {Do1 }}\left(100 \mathrm{~V} /\right.$ div) and current $i_{\text {Do1 }}$ ( $500 \mathrm{~mA} /$ div); bottom: diode $D_{02}$ voltage $v_{D o 2}(100 \mathrm{~V} /$ div $)$ and current $i_{D o 2}(500 \mathrm{~mA} /$ div $)$.


Figure 9. Top: diode $D_{c l 1}$ voltage $v_{D c l 1}\left(20 \mathrm{~V} /\right.$ div) and current $i_{D c l 1}(500 \mathrm{~mA} /$ div); bottom: diode $D_{c l 2}$ voltage $v_{D c l 2}(20 \mathrm{~V} /$ div $)$ and current $i_{D c l 2}(500 \mathrm{~mA} / \mathrm{div})$.

Finally, the currents on the magnetic components are shown in Figure 10. The magnetizing current shows that the converter is currently operating in the continuous conduction mode, while the leakage current shows the naturally decaying current waveform, which evidentiates the leakage inductances role in mitigating the diodes switching losses.


Figure 10. Top: primary winding $N_{1 p}$ current ( $2 \mathrm{~A} / \mathrm{div}$ ) and secondary winding $N_{1 s}(2 \mathrm{~A} / \mathrm{div})$; bottom: leakage inductance $l_{k 1}$ current ( $2 \mathrm{~A} / \mathrm{div}$ ) and magnetizing inductance $L_{m 1}$ current ( $2 \mathrm{~A} / \mathrm{div}$ ).

The efficiency of the proposed converter was measured using Yokogawa's WT1800 power analyzer in two different tests. In the first test, the converter is submitted to resistive loads of different power under a constant output voltage and duty cycle. In the second test, the load power and output voltage are constant while the duty cycle is changed. From the efficiency results, shown in Figure 11, the CEC efficiency is given by

$$
\begin{equation*}
\eta_{C E C}=0.04 \eta_{10 \%}+0.05 \eta_{20 \%}+0.12 \eta_{30 \%}+0.21 \eta_{50 \%}+0.53 \eta_{75 \%}+0.05 \eta_{100 \%}=97.12 \% . \tag{55}
\end{equation*}
$$

where $\eta_{X \%}$ indicates the efficiency at $X \%$ of the nominal rated power.


Figure 11. Efficiency tests results: different loads under constant duty cycle and 400 V output voltage, different duty cycle under constant 200 W and 400 V output voltage.

## 7. Conclusions

A new high-gain, high-efficiency converter utilizing active switched coupled-inductors and rectifier VMC techniques was proposed. By combining the AS-L cell with rectifier VMC techniques, the proposed converter is capable of achieving high voltage gain without high duty cycle and turn-ratios and low total component count. The use of coupledinductor reduces the voltage stress on the switches, which enable the use of low $R_{d s, 0 n}$ switches, decreasing losses. Furthermore, since the switches are switched simultaneously, the current through each switch is halved. This also permits the integration of both coupledinductors into a single-core, reducing volume and weight. The coupled-inductors leakage inductances are utilized to reduce the reverse-recovery current losses, and their energy are recycled through the use of regenerative clamper circuits. A 400 W prototype was tested, validating the previously performed analyses and achieving high efficiency.

Author Contributions: Analysis and Design, E.A.O.B.; Experiment, E.A.O.B., M.R.S.d.C. and E.J.B.; Writing, E.A.O.B., M.R.S.d.C. and E.J.B.; Review and Editing, L.R.L., G.M.d.S.A. and M.C.C.; Supervision, L.R.L.; Funding acquisition, L.R.L., G.M.d.S.A. and M.C.C. All authors have read and agreed to the published version of the manuscript.

Funding: This research was partially supported by Coordenação de Aperfeiçoamento de Pessoal de Nível Superior-CAPES, Conselho Nacional de Desenvolvimento Cientifico e Tecnologico-CNPq Grant No. 305901/2015-0 and 306304/2018-0 and Fundacao de Amparo a Ciencia e Tecnologia do Estado de Pernambuco-Facepe Grant No. APQ-0777-3.04/14.

Institutional Review Board Statement: Not applicable.
Informed Consent Statement: Not applicable.
Data Availability Statement: Not applicable.
Conflicts of Interest: The authors declare no conflict of interest.

## References

1. Chang, L.-Y.; Chang, J.-H.; Chao, K.-H.; Chung, Y.-N. A Low-Cost High-Performance Interleaved Inductor-Coupled Boost Converter for Fuel Cells. Energies 2016, 9, 792. [CrossRef]
2. Ahmad, J.; Zaid, M.; Sarwar, A.; Lin, C.-H.; Asim, M.; Yadav, R.K.; Tariq, M.; Satpathi, K.; Alamri, B. A New High-Gain DC-DC Converter with Continuous Input Current for DC Microgrid Applications. Energies 2021, 14, 2629. [CrossRef]
3. Sayed, K.; Gronfula, M.G.; Ziedan, H.A. Novel Soft-Switching Integrated Boost DC-DC Converter for PV Power System. Energies 2020, 13, 749. [CrossRef]
4. Gu, B.; Dominic, J.; Chen, B.; Zhang, L.; Lai, J. Hybrid Transformer ZVS/ZCS DC-DC Converter with Optimized Magnetics and Improved Power Devices Utilization for Photovoltaic Module Applications. IEEE Trans. Power Electron. 2015, 30, 2127-2136. [CrossRef]
5. Yan, F.; Li, J.; Du, C.; Zhao, C.; Zhang, W. A Coupled-Inductor DC-DC Converter with Input Current Ripple Minimization for Fuel Cell Vehicles. Energies 2019, 12, 1689. [CrossRef]
6. Bi, H.; Wang, P.; Che, Y. A Capacitor Clamped H-Type Boost DC-DC Converter with Wide Voltage-Gain Range for Fuel Cell Vehicles. IEEE Trans. Veh. Technol. 2019, 68, 276-290. [CrossRef]
7. Wu, X.; Yang, M.; Zhou, M.; Zhang, Y.; Fu, J. A Novel High-Gain DC-DC Converter Applied in Fuel Cell Vehicles. IEEE Trans. Veh. Technol. 2020, 69, 12763-12774. [CrossRef]
8. Aamir, M.; Ullah Tareen, W.; Ahmed Kalwar, K.; Ahmed Memon, M.; Mekhilef, S. A High-Frequency Isolated Online Uninterruptible Power Supply (UPS) System with Small Battery Bank for Low Power Applications. Energies 2017, 10, 418. [CrossRef]
9. Marroqui, D.; Garrigós, A.; Torres, C.; Orts, C.; Blanes, J.M.; Gutierrez, R. Interleaved, Switched Inductor and High-Gain Wide Bandgap Based Boost Converter Proposal. Energies 2021, 14, 800. [CrossRef]
10. Forouzesh, M.; Yari, K.; Baghramian, A.; Hasanpour, S. Single-switch high step-up converter based on coupled inductor and switched capacitor techniques with quasi-resonant operation. IET Power Electron. 2017, 10, 240-250.
11. Siwakoti, Y. P.; Blaabjerg, F. Single Switch Nonisolated Ultra-Step-Up DC-DC Converter with an Integrated Coupled Inductor for High Boost Applications IEEE Trans. Power Electron. 2017, 32, 8544-8558. [CrossRef]
12. Tofoli, F.L.; Pereira, D.D.C.; Josias de Paula, W.; Oliveira Junior, D.D.S. Survey on non-isolated high-voltage step-up dc-dc topologies based on the boost converter. IET Power Electron. 2015, 8, 2044-2057. [CrossRef]
13. Wong, Y.-S.; Chen, J.-F.; Liu, K.-B.; Hsieh, Y.-P. A Novel High Step-Up DC-DC Converter with Coupled Inductor and Switched Clamp Capacitor Techniques for Photovoltaic Systems. Energies 2017, 10, 378. [CrossRef]
14. Axelrod, B.; Berkovich, Y.; Ioinovici, A. Switched-Capacitor/Switched-Inductor Structures for Getting Transformerless Hybrid DC-DC PWM Converters. IEEE Trans. Circuits Syst. 2008, 55, 687-696. [CrossRef]
15. Tang, Y.; Fu, D.; Wang, T.; Xu, Z. Analysis of Active-Network Converter with Coupled Inductors. IEEE Trans. Power Electron. 2015, 30, 4874-4882. [CrossRef]
16. Liu, H.; Li, F. Novel High Step-Up DC-DC Converter with an Active Coupled-Inductor Network for a Sustainable Energy System. IEEE Trans. Power Electron. 2015, 30, 6476-6482. [CrossRef]
17. Liu, H.; Li, F. A Novel High Step-up Converter with a Quasi-active Switched-Inductor Structure for Renewable Energy Systems. IEEE Trans. Power Electron. 2016, 31, 5030-5039. [CrossRef]
18. Cao, Y.; Samavatian, V.; Kaskani, K.; Eshraghi, H. A Novel Nonisolated Ultra-High-Voltage-Gain DC-DC Converter with Low Voltage Stress. IEEE Trans. Ind. Electron. 2017, 64, 2809-2819. [CrossRef]
19. Ai, J.; Lin, M. Ultralarge Gain Step-Up Coupled-Inductor DC-DC Converter with an Asymmetric Voltage Multiplier Network for a Sustainable Energy System. IEEE Trans. Power Electron. 2017, 32, 6896-6903. [CrossRef]
20. Forouzesh, M.; Shen, Y.; Yari, K.; Siwakoti, Y.P.; Blaabjerg, F. High-Efficiency High Step-Up DC-DC Converter with Dual Coupled Inductors for Grid-Connected Photovoltaic Systems. IEEE Trans. Power Electron. 2018, 33, 5967-5982. [CrossRef]
21. Ye, Y.; Cheng, K.W.E.; Chen, S. A High Step-up PWM DC-DC Converter with Coupled-Inductor and Resonant Switched-Capacitor. IEEE Trans. Power Electron. 2017, 32, 7739-7749. [CrossRef]
22. Meier, M.B.; da Silva, S.A.; Badin, A.A.; Romaneli, E.F.R.; Gules, R. Soft-Switching High Static Gain DC-DC Converter without Auxiliary Switches. IEEE Trans. Ind. Electron. 2018, 65, 2335-2345. [CrossRef]
23. Hassan, W.; Lu, D.D.-C.; Xiao, W. Single-Switch High Step-Up DC-DC Converter with Low and Steady Switch Voltage Stress. IEEE Trans. Ind. Electron. 2019, 66, 9326-9338. [CrossRef]
24. Sathyan, S.; Suryawanshi, H.M.; Singh, B.; Chakraborty, C.; Verma V.; Ballal M.S. ZVS-ZCS High Voltage Gain Integrated Boost Converter for DC Microgrid. IEEE Trans. Ind. Electron. 2016, 63, 6898-6908. [CrossRef]
25. Nouri, T.; Vosoughi, N.; Hosseini, S.H.; Babaei, E.; Sabahi, M. An Interleaved High Step-Up Converter with Coupled Inductor and Built-In Transformer Voltage Multiplier Cell Techniques. IEEE Trans. Ind. Electron. 2019, 66, 1894-1905. [CrossRef]
26. Chen, S.-J.; Yang, S.-P.; Huang, C.-M.; Chen, Y.-H. Interleaved High Step-Up DC-DC Converter with Voltage-Lift and Voltage-Stack Techniques for Photovoltaic Systems. Energies 2020, 13, 2537. [CrossRef]
27. De Carvalho, M.R.S.; Bradaschia, F.; Rodrigues Limongi, L.; de Souza Azevedo, G.M. Modeling and Control Design of the Symmetrical Interleaved Coupled-Inductor-Based Boost DC-DC Converter with Clamp Circuits. Energies 2019, 12, 3432. [CrossRef]
28. Orosz, T.; Tamus, Z.Á. Non-linear Impact of the Short Circuit Impedance Selection on the Cost Optimized Power Transformer Design. Period. Polytech. Electr. Eng. Comput. Sci. 2020, 64, 221-228. [CrossRef]
29. Alzahrani, A.; Shamsi, P.; Ferdowsi, M. Interleaved Multistage Step-Up Topologies with Voltage Multiplier Cells. Energies 2020, 13, 5990. [CrossRef]
30. Forouzesh, M.; Siwakoti, Y.P.; Gorji, S.A.; Blaabjerg, F.; Lehman, B. Step-Up DC-DC Converters: A Comprehensive Review of Voltage-Boosting Techniques, Topologies, and Applications. IEEE Trans. Power Electron. 2017, 32, 9143-9178. [CrossRef]
